

# BGM121/BGM123 Blue Gecko *Bluetooth* <sup>®</sup> SiP Module Data Sheet



The BGM121/BGM123 Blue Gecko *Bluetooth* <sup>®</sup> SiP Module family is targeted for applications where ultra-small size, reliable high performance RF, low-power consumption and easy application development are key requirements.

At 6.5 x 6.5 x 1.4 mm the BGM121/BGM123 module fits applications where size is a constraint. BGM121/BGM123 also integrates a high performance, ultra robust antenna, which requires minimal PCB, plastic and metal clearance. The total PCB area required by BGM121/BGM123 is only 51 mm<sup>2</sup>.

The BGM121/BGM123 also integrates a *Bluetooth* 4.2 compliant Bluetooth stack and it can also run end-user applications on-board or alternatively used as a network co-processor over one of the host interfaces.

BGM121/BGM123 SIP modules can be used in a wide variety of applications:

- Wearables
- · IoT end devices and gateways
- · Health, sports and wellness devices
- · Industrial, home and building automation
- · Smart phone, tablet and PC accessories
- Beacons

### **KEY FEATURES**

- · Bluetooth 4.2 low energy compliant
- · Integrated antenna or RF pin
- TX power up to 8 dBm
- · RX sensitivity: -90 dBm
- · Range: up to 200 meters
- 32-bit ARM® Cortex®-M4 core at 38.4 MHz
- · Flash memory: 256 kB
- RAM: 32 kB
- Autonomous Hardware Crypto Accelerator and Random Number Generator
- · Integrated DC-DC Converter
- · Onboard Bluetooth stack



### 1. Feature List

The BGM121/BGM123 highlighted features are listed below.

### · Low Power Wireless System-on-Chip.

- High Performance 32-bit 38.4 MHz ARM Cortex<sup>®</sup>-M4 with DSP instruction and floating-point unit for efficient signal processing
- · 256 kB flash program memory
- · 32 kB RAM data memory
- · 2.4 GHz radio operation
- · TX power up to 8 dBm

# Low Energy Consumption

- · 9.0 mA RX current at 2.4 GHz
- 8.2 mA TX current @ 0 dBm output power at 2.4 GHz
- 63 µA/MHz in Active Mode (EM0)
- 2.5 µA EM2 DeepSleep current (full RAM retention and RTCC running from LFXO)
- 2.1 µA EM3 Stop current (State/RAM retention)
- Wake on Radio with signal strength detection, preamble pattern detection, frame detection and timeout

### High Receiver Performance

-90 dBm sensitivity @ 1 Mbit/s GFSK (2.4 GHz)

### Supported Protocols

Bluetooth<sup>®</sup>

### Support for Internet Security

- · General Purpose CRC
- · Random Number Generator
- Hardware Cryptographic Acceleration for AES 128/256, SHA-1, SHA-2 (SHA-224 and SHA-256) and ECC

### · Wide Selection of MCU peripherals

- 12-bit 1 Msps SAR Analog to Digital Converter (ADC)
- 2 × Analog Comparator (ACMP)
- · Digital to Analog Current Converter (IDAC)
- 32 pins connected to analog channels (APORT) shared between Analog Comparators, ADC, and IDAC
- 30 General Purpose I/O pins with output state retention and asynchronous interrupts
- 8 Channel DMA Controller
- 12 Channel Peripheral Reflex System (PRS)
- · 2×16-bit Timer/Counter
  - 3 + 4 Compare/Capture/PWM channels
- · 32-bit Real Time Counter and Calendar
- 16-bit Low Energy Timer for waveform generation
- 32-bit Ultra Low Energy Timer/Counter for periodic wake-up from any Energy Mode
- 16-bit Pulse Counter with asynchronous operation
- Watchdog Timer with dedicated RC oscillator @ 50nA
- 2×Universal Synchronous/Asynchronous Receiver/Transmitter (UART/SPI/SmartCard (ISO 7816)/IrDA/I<sup>2</sup>S)
- Low Energy UART (LEUART<sup>™</sup>)
- I<sup>2</sup>C interface with SMBus support and address recognition in EM3 Stop

# · Wide Operating Range

- 1.85 V to 3.8 V single power supply
- 2.4 V to 3.8 V when using DC-DC
- · Integrated DC-DC
- -40 °C to +85 °C

### Dimensions

• 6.5 x 6.5 x 1.4 mm

# 2. Ordering Information

| Ordering Code            | Protocol Stack  | Frequency<br>Band | Max TX<br>Power<br>(dBm) | Antenna  | Flash<br>(KB) | RAM<br>(KB) | GPIO | Package          |
|--------------------------|-----------------|-------------------|--------------------------|----------|---------------|-------------|------|------------------|
| BGM123A256V2R            | Bluetooth Smart | 2.4 GHz           | +3                       | Built-in | 256           | 32          | 30   | 1000 pcs<br>reel |
| BGM123A256V2             | Bluetooth Smart | 2.4 GHz           | +3                       | Built-in | 256           | 32          | 30   | 260 pcs<br>tray  |
| BGM123N256V2R            | Bluetooth Smart | 2.4 GHz           | +3                       | RF pin   | 256           | 32          | 30   | 1000 pcs<br>reel |
| BGM123N256V2             | Bluetooth Smart | 2.4 GHz           | +3                       | RF pin   | 256           | 32          | 30   | 260 pcs<br>tray  |
| BGM121A256V2R            | Bluetooth Smart | 2.4 GHz           | +8                       | Built-in | 256           | 32          | 30   | 1000 pcs<br>reel |
| BGM121A256V2             | Bluetooth Smart | 2.4 GHz           | +8                       | Built-in | 256           | 32          | 30   | 260 pcs<br>tray  |
| BGM121N256V2R            | Bluetooth Smart | 2.4 GHz           | +8                       | RF pin   | 256           | 32          | 30   | 1000 pcs<br>reel |
| BGM121N256V2             | Bluetooth Smart | 2.4 GHz           | +8                       | RF pin   | 256           | 32          | 30   | 260 pcs<br>tray  |
| SLWSTK6101C <sup>1</sup> |                 |                   |                          |          |               |             |      |                  |
| SLWRB4302A <sup>2</sup>  |                 |                   |                          |          |               |             |      |                  |

- 1. Blue Gecko Bluetooth Module Wireless Starter Kit (WSTK) with BGM121A256 radio board (SLWRB4302A) and BGM111A256 radio board (SLWRB4300A), expansion board and accessories.
- 2. BGM121A256 Radio Board

# 3. System Overview

### 3.1 Introduction

The BGM121/BGM123 product family combines an energy-friendly MCU with a highly integrated radio transceiver. The devices are well suited for any battery operated application, as well as other system requiring high performance and low-energy consumption. This section gives a short introduction to the full radio and MCU system. A detailed functional description can be found in the *EFR32BG1 Blue Gecko Bluetooth® Smart SoC Family Data Sheet* (see general sections and QFN48 2.4 GHz SoC related sections).

A detailed block diagram of the EFR32BG SoC is shown in the figure below which is used in the BGM121/BGM123 Bluetooth Smart module.



Figure 3.1. Detailed EFR32BG1 Block Diagram

### 3.2 Radio

The BGM121/BGM123 features a radio transceiver supporting Bluetooth® low energy protocol.

### 3.2.1 Antenna Interface

BGM121/BGM123 has a built in 2.4GHz ceramic chip antenna or 50 ohm RF pin.

Table 3.1. Antenna Efficiency and Peak Gain

| Parameter  | With optimal layout | Note                                                          |
|------------|---------------------|---------------------------------------------------------------|
| Efficiency | -1 to -2 dB         | Efficiency and peak gain depend on the application PCB layout |
| Peak gain  | 1 dBi               | and mechanical design and the used antenna.                   |

### 3.2.2 Wake on Radio

The Wake on Radio feature allows flexible, autonomous RF sensing, qualification, and demodulation without required MCU activity, using a subsystem of the BGM121/BGM123 including the Radio Controller (RAC), Peripheral Reflex System (PRS), and Low Energy peripherals.

### 3.2.3 RFSENSE

The RFSENSE module generates a system wakeup interrupt upon detection of wideband RF energy at the antenna interface, providing true RF wakeup capabilities from low energy modes including EM2, EM3 and EM4.

RFSENSE triggers on a relatively strong RF signal and is available in the lowest energy modes, allowing exceptionally low energy consumption. RFSENSE does not demodulate or otherwise qualify the received signal, but software may respond to the wakeup event by enabling normal RF reception.

Various strategies for optimizing power consumption and system response time in presence of false alarms may be employed using available timer peripherals.

### 3.2.4 Packet and State Trace

The BGM121/BGM123 Frame Controller has a packet and state trace unit that provides valuable information during the development phase. It features:

- · Non-intrusive trace of transmit data, receive data and state information
- · Data observability on a single-pin UART data output, or on a two-pin SPI data output
- · Configurable data output bitrate / baudrate
- · Multiplexed transmitted data, received data and state / meta information in a single serial data stream

### 3.2.5 Random Number Generator

The Frame Controller (FRC) implements a random number generator that uses entropy gathered from noise in the RF receive chain. The data is suitable for use in cryptographic applications.

Output from the random number generator can be used either directly or as a seed or entropy source for software-based random number generator algorithms such as Fortuna.

### 3.3 Power

The BGM121/BGM123 has an Energy Management Unit (EMU) and efficient integrated regulators to generate internal supply voltages. Only a single external supply voltage is required, from which all internal voltages are created. An integrated DC-DC buck regulator is utilized to further reduce the current consumption.



Figure 3.2. Power Supply Configuration

### 3.3.1 Energy Management Unit (EMU)

The Energy Management Unit manages transitions of energy modes in the device. Each energy mode defines which peripherals and features are available and the amount of current the device consumes. The EMU can also be used to turn off the power to unused RAM blocks, and it contains control registers for the dc-dc regulator and the Voltage Monitor (VMON). The VMON is used to monitor multiple supply voltages. It has multiple channels which can be programmed individually by the user to determine if a sensed supply has fallen below a chosen threshold.

### 3.3.2 DC-DC Converter

The DC-DC buck converter covers a wide range of load currents and provides up to 90% efficiency in energy modes EM0, EM1, EM2 and EM3. Patented RF noise mitigation allows operation of the DC-DC converter without degrading sensitivity of radio components. Protection features include programmable current limiting, short-circuit protection, and dead-time protection. The DC-DC converter may also enter bypass mode when the input voltage is too low for efficient operation. In bypass mode, the DC-DC input supply is internally connected directly to its output through a low resistance switch. Bypass mode also supports in-rush current limiting to prevent input supply voltage droops due to excessive output current transients.

# 3.4 General Purpose Input/Output (GPIO)

BGM121/BGM123 has up to 30 General Purpose Input/Output pins. Each GPIO pin can be individually configured as either an output or input. More advanced configurations including open-drain, open-source, and glitch-filtering can be configured for each individual GPIO pin. The GPIO pins can be overridden by peripheral connections, like SPI communication. Each peripheral connection can be routed to several GPIO pins on the device. The input value of a GPIO pin can be routed through the Peripheral Reflex System to other peripherals. The GPIO subsystem supports asynchronous external pin interrupts.

### 3.5 Clocking

### 3.5.1 Clock Management Unit (CMU)

The Clock Management Unit controls oscillators and clocks in the BGM121/BGM123. Individual enabling and disabling of clocks to all peripheral modules is performed by the CMU. The CMU also controls enabling and configuration of the oscillators. A high degree of flexibility allows software to optimize energy consumption in any specific application by minimizing power dissipation in unused peripherals and oscillators.

### 3.5.2 Internal Oscillators

The BGM121/BGM123 fully integrates two crystal oscillators and four RC oscillators, listed below.

- A 38.4MHz high frequency crystal oscillator (HFXO) provides a precise timing reference for the MCU and radio.
- A 32.768 kHz crystal oscillator (LFXO) provides an accurate timing reference for low energy modes.
- An integrated high frequency RC oscillator (HFRCO) is available for the MCU system, when crystal accuracy is not required. The HFRCO employs fast startup at minimal energy consumption combined with a wide frequency range.
- An integrated auxilliary high frequency RC oscillator (AUXHFRCO) is available for timing the general-purpose ADC and the Serial Wire debug port with a wide frequency range.
- An integrated low frequency 32.768 kHz RC oscillator (LFRCO) can be used as a timing reference in low energy modes, when crystal accuracy is not required.
- An integrated ultra-low frequency 1 kHz RC oscillator (ULFRCO) is available to provide a timing reference at the lowest energy consumption in low energy modes.

### 3.6 Counters/Timers and PWM

# 3.6.1 Timer/Counter (TIMER)

TIMER peripherals keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each TIMER is a 16-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit TIMER 0 only.

# 3.6.2 Real Time Counter and Calendar (RTCC)

The Real Time Counter and Calendar (RTCC) is a 32-bit counter providing timekeeping in all energy modes. The RTCC includes a Binary Coded Decimal (BCD) calendar mode for easy time and date keeping. The RTCC can be clocked by any of the on-board oscillators with the exception of the AUXHFRCO, and it is capable of providing system wake-up at user defined instances. When receiving frames, the RTCC value can be used for timestamping. The RTCC includes 128 bytes of general purpose data retention, allowing easy and convenient data storage in all energy modes.

# 3.6.3 Low Energy Timer (LETIMER)

The unique LETIMER is a 16-bit timer that is available in energy mode EM2 Deep Sleep in addition to EM1 Sleep and EM0 Active. This allows it to be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. The LETIMER is connected to the Real Time Counter and Calendar (RTCC), and can be configured to start counting on compare matches from the RTCC.

# 3.6.4 Ultra Low Power Wake-up Timer (CRYOTIMER)

The CRYOTIMER is a 32-bit counter that is capable of running in all energy modes. It can be clocked by either the 32.768 kHz crystal oscillator (LFXO), the 32.768 kHz RC oscillator (LFRCO), or the 1 kHz RC oscillator (ULFRCO). It can provide periodic Wakeup events and PRS signals which can be used to wake up peripherals from any energy mode. The CRYOTIMER provides a wide range of interrupt periods, facilitating flexible ultra-low energy operation.

# 3.6.5 Pulse Counter (PCNT)

The Pulse Counter (PCNT) peripheral can be used for counting pulses on a single input or to decode quadrature encoded inputs. The clock for PCNT is selectable from either an external source on pin PCTNn\_S0IN or from an internal timing reference, selectable from among any of the internal oscillators, except the AUXHFRCO. The module may operate in energy mode EM0 Active, EM1 Sleep, EM2 Deep Sleep, and EM3 Stop.

### 3.6.6 Watchdog Timer (WDOG)

The watchdog timer can act both as an independent watchdog or as a watchdog synchronous with the CPU clock. It has windowed monitoring capabilities, and can generate a reset or different interrupts depending on the failure mode of the system. The watchdog can also monitor autonomous systems driven by PRS.

# 3.7 Communications and Other Digital Peripherals

# 3.7.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART)

The Universal Synchronous/Asynchronous Receiver/Transmitter is a flexible serial I/O module. It supports full duplex asynchronous UART communication with hardware flow control as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with devices supporting:

- ISO7816 SmartCards
- IrDA
- I<sup>2</sup>S

# 3.7.2 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART)

The unique LEUART<sup>TM</sup> provides two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud. The LEUART includes all necessary hardware to make asynchronous serial communication possible with a minimum of software intervention and energy consumption.

# 3.7.3 Inter-Integrated Circuit Interface (I<sup>2</sup>C)

The  $I^2C$  module provides an interface between the MCU and a serial  $I^2C$  bus. It is capable of acting as both a master and a slave and supports multi-master buses. Standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also available, allowing implementation of an SMBus-compliant system. The interface provided to software by the  $I^2C$  module allows precise timing control of the transmission process and highly automated transfers. Automatic recognition of slave addresses is provided in active and low energy modes.

# 3.7.4 Peripheral Reflex System (PRS)

The Peripheral Reflex System provides a communication network between different peripheral modules without software involvement. Peripheral modules producing Reflex signals are called producers. The PRS routes Reflex signals from producers to consumer peripherals which in turn perform actions in response. Edge triggers and other functionality can be applied by the PRS. The PRS allows peripheral to act autonomously without waking the MCU core, saving power.

# 3.8 Security Features

# 3.8.1 GPCRC (General Purpose Cyclic Redundancy Check)

The GPCRC module implements a Cyclic Redundancy Check (CRC) function. It supports both 32-bit and 16-bit polynomials. The supported 32-bit polynomial is 0x04C11DB7 (IEEE 802.3), while the 16-bit polynomial can be programmed to any value, depending on the needs of the application.

### 3.8.2 Crypto Accelerator (CRYPTO)

The Crypto Accelerator is a fast and energy-efficient autonomous hardware encryption and decryption accelerator. It supports AES encryption and decryption with 128- or 256-bit keys and ECC over both GF(P) and GF(2<sup>m</sup>), SHA-1 and SHA-2 (SHA-224 and SHA-256).

Supported modes of operation for AES include: ECB, CTR, CBC, PCBC, CFB, OFB, CBC-MAC, GMAC and CCM.

Supported ECC NIST recommended curves include P-192, P-224, P-256, K-163, K-233, B-163 and B-233.

The CRYPTO is tightly linked to the Radio Buffer Controller (BUFC) enabling fast and efficient autonomous cipher operations on data buffer content. It allows fast processing of GCM (AES), ECC and SHA with little CPU intervention. CRYPTO also provides trigger signals for DMA read and write operations.

### 3.9 Analog

### 3.9.1 Analog Port (APORT)

The Analog Port (APORT) is an analog interconnect matrix allowing access to analog modules ADC, ACMP, and IDAC on a flexible selection of pins. Each APORT bus consists of analog switches connected to a common wire. Since many clients can operate differentially, buses are grouped by X/Y pairs.

### 3.9.2 Analog Comparator (ACMP)

The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs are selected from among internal references and external pins. The tradeoff between response time and current consumption is configurable by software. Two 6-bit reference dividers allow for a wide range of internally-programmable reference sources. The ACMP can also be used to monitor the supply voltage. An interrupt can be generated when the supply falls below or rises above the programmable threshold.

### 3.9.3 Analog to Digital Converter (ADC)

The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to 1 MSamples/s. The output sample resolution is configurable and additional resolution is possible using integrated hardware for averaging over multiple samples. The ADC includes integrated voltage references and an integrated temperature sensor. Inputs are selectable from a wide range of sources, including pins configurable as either single-ended or differential.

# 3.9.4 Digital to Analog Current Converter (IDAC)

The Digital to Analog Current Converter can source or sink a configurable constant current. This current can be driven on an output pin or routed to the selected ADC input pin for capacitive sensing. The current is programmable between 0.05  $\mu$ A and 64  $\mu$ A with several ranges with various step sizes.

### 3.10 Reset Management Unit (RMU)

The RMU is responsible for handling reset of the BGM121/BGM123. A wide range of reset sources are available, including several power supply monitors, pin reset, software controlled reset, core lockup reset and watchdog reset.

# 3.11 Core and Memory

### 3.11.1 Processor Core

The ARM Cortex-M4F processor includes a 32-bit RISC processor integrating the following features and tasks in the system:

- ARM Cortex-M4F RISC processor achieving 1.25 Dhrystone MIPS/MHz
- Memory Protection Unit (MPU) supporting up to 8 memory segments
- · 256 KB flash program memory
- 32 KB RAM data memory
- · Configuration and event handling of all modules
- 2-pin Serial-Wire debug interface

# 3.11.2 Memory System Controller (MSC)

The Memory System Controller (MSC) is the program memory unit of the microcontroller. The flash memory is readable and writable from both the Cortex-M and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block, whereas the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in energy modes EM0 Active and EM1 Sleep.

# 3.11.3 Linked Direct Memory Access Controller (LDMA)

The Linked Direct Memory Access (LDMA) controller features 8 channels capable of performing memory operations independently of software. This reduces both energy consumption and software workload. The LDMA allows operations to be linked together and staged, enabling sophisticated operations to be implemented.

# 3.12 Memory Map

The BGM121/BGM123 memory map is shown in the figures below.



Figure 3.3. BGM121/BGM123 Memory Map — Core Peripherals and Code Space



Figure 3.4. BGM121/BGM123 Memory Map — Peripherals

# 3.13 Configuration Summary

The features of the BGM121/BGM123 are a subset of the feature set described in the device reference manual. The table below describes device specific implementation of the features. Remaining modules support full configuration.

**Table 3.2. Configuration Summary** 

| Module | Configuration                   | Pin Connections                 |
|--------|---------------------------------|---------------------------------|
| USART0 | IrDA SmartCard                  | US0_TX, US0_RX, US0_CLK, US0_CS |
| USART1 | IrDA I <sup>2</sup> S SmartCard | US1_TX, US1_RX, US1_CLK, US1_CS |
| TIMER0 | with DTI                        | TIM0_CC[2:0], TIM0_CDTI[2:0]    |
| TIMER1 |                                 | TIM1_CC[3:0]                    |

# 4. Electrical Specifications

### 4.1 Electrical Characteristics

All electrical parameters in all tables are specified under the following conditions, unless stated otherwise:

- Typical values are based on T<sub>AMB</sub>=25 °C and V<sub>DD</sub>= 3.3 V, by production test and/or technology characterization.
- Radio performance numbers are measured in conducted mode, based on Silicon Laboratories reference designs using output power-specific external RF impedance-matching networks for interfacing to a 50 Ω antenna.
- Minimum and maximum values represent the worst conditions across supply voltage, process variation, and operating temperature, unless stated otherwise.

Refer to Table 4.2 General Operating Conditions on page 13 for more details about operational supply and temperature limits.

### 4.1.1 Absolute Maximum Ratings

Stresses above those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

**Table 4.1. Absolute Maximum Ratings** 

| Parameter                                              | Symbol                 | Test Condition | Min  | Тур | Max                            | Unit   |
|--------------------------------------------------------|------------------------|----------------|------|-----|--------------------------------|--------|
| Storage temperature range                              | T <sub>STG</sub>       |                | -40  | _   | +85                            | °C     |
| External main supply voltage                           | V <sub>DDMAX</sub>     |                | 0    | _   | 3.8                            | V      |
| External main supply voltage ramp rate                 | V <sub>DDRAMPMAX</sub> |                | _    | _   | 1                              | V / µs |
| External main supply voltage with DC-DC in bypass mode |                        |                | 1.85 |     | 3.8                            | V      |
| Voltage on any 5V tolerant<br>GPIO pin <sup>1</sup>    | V <sub>DIGPIN</sub>    |                | -0.3 | _   | Min of 5.25<br>and IOVDD<br>+2 | V      |
| Voltage on non-5V tolerant<br>GPIO pins                |                        |                | -0.3 | _   | IOVDD+0.3                      | V      |
| Max RF level at input                                  | P <sub>RFMAX2G4</sub>  |                | _    | _   | 10                             | dBm    |
| Total current into VDD power lines (source)            | I <sub>VDDMAX</sub>    |                | _    | _   | 200                            | mA     |
| Total current into VSS ground lines (sink)             | I <sub>VSSMAX</sub>    |                | _    | _   | 200                            | mA     |
| Current per I/O pin (sink)                             | I <sub>IOMAX</sub>     |                | _    | _   | 50                             | mA     |
| Current per I/O pin (source)                           |                        |                | _    | _   | 50                             | mA     |
| Current for all I/O pins (sink)                        | I <sub>IOALLMAX</sub>  |                | _    | _   | 200                            | mA     |
| Current for all I/O pins (source)                      |                        |                | _    | _   | 200                            | mA     |
| Voltage difference between AVDD and VREGVDD            | $\Delta V_{DD}$        |                | _    | _   | 0.3                            | V      |

# Note:

1. When a GPIO pin is routed to the analog module through the APORT, the maximum voltage = IOVDD.

# 4.1.2 Operating Conditions

The following subsections define the operating conditions for the module.

# 4.1.2.1 General Operating Conditions

**Table 4.2. General Operating Conditions** 

| Parameter                                 | Symbol           | Test Condition                          | Min          | Тур  | Max | Unit |
|-------------------------------------------|------------------|-----------------------------------------|--------------|------|-----|------|
| Operating temperature range               | T <sub>OP</sub>  | Ambient temperature range               | -40          | 25   | 85  | °C   |
| VDD Operating supply voltage <sup>1</sup> | $V_{VDD}$        | DCDC in regulation                      | 2.4          | 3.3  | 3.8 | V    |
|                                           |                  | DCDC in bypass, 50mA load               | 1.85         | 3.3  | 3.8 | V    |
| VDD Current                               | I <sub>VDD</sub> | DCDC in bypass                          | _            | _    | 200 | mA   |
| HFCLK frequency                           | fCORE            | 0 wait-states (MODE = WS0) <sup>2</sup> | _            | _    | 26  | MHz  |
|                                           |                  | 1 wait-states (MODE = WS1) <sup>2</sup> | <del>_</del> | 38.4 | 40  | MHz  |

- 1. The minimum voltage required in bypass mode is calculated using R<sub>BYP</sub> from the DC-DC specification table. Requirements for other loads can be calculated as V<sub>VDD\_min</sub>+I<sub>LOAD</sub> \* R<sub>BYP\_max</sub>
- 2. In MSC\_READCTRL register

# 4.1.3 DC-DC Converter

Test conditions:  $V_{DCDC\_I}$ =3.3 V,  $V_{DCDC\_O}$ =1.8 V,  $I_{DCDC\_LOAD}$ =50 mA, Heavy Drive configuration,  $F_{DCDC\_LN}$ =7 MHz, unless otherwise indicated.

Table 4.3. DC-DC Converter

| Parameter                                           | Symbol              | Test Condition                                                                                                                           | Min  | Тур | Max                         | Unit |
|-----------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----------------------------|------|
| Input voltage range                                 | V <sub>DCDC_I</sub> | Bypass mode, I <sub>DCDC_LOAD</sub> = 50 mA                                                                                              | 1.85 | _   | V <sub>VREGVDD</sub> _      | V    |
|                                                     |                     | Low noise (LN) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 100 mA, or Low power (LP) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 10 mA | 2.4  | _   | V <sub>VREGVDD</sub><br>MAX | V    |
|                                                     |                     | Low noise (LN) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 200 mA                                                                       | 2.6  | _   | V <sub>VREGVDD</sub> _      | V    |
| Output voltage programma-<br>ble range <sup>1</sup> | V <sub>DCDC_O</sub> |                                                                                                                                          | 1.8  | _   | V <sub>VREGVDD</sub>        | V    |
| Regulation DC Accuracy                              | ACC <sub>DC</sub>   | Low noise (LN) mode, 1.8 V target output                                                                                                 | 1.7  | _   | 1.9                         | V    |
| Regulation Window <sup>2</sup>                      | WIN <sub>REG</sub>  | Low power (LP) mode,<br>LPCMPBIAS <sup>3</sup> = 0, 1.8 V target<br>output, I <sub>DCDC_LOAD</sub> ≤ 75 µA                               | 1.63 | _   | 2.2                         | V    |
|                                                     |                     | Low power (LP) mode,<br>LPCMPBIAS <sup>3</sup> = 3, 1.8 V target<br>output, I <sub>DCDC_LOAD</sub> ≤ 10 mA                               | 1.63 | _   | 2.1                         | V    |
| Steady-state output ripple                          | V <sub>R</sub>      | Radio disabled.                                                                                                                          | _    | 3   | _                           | mVpp |
| Output voltage under/over-<br>shoot                 | V <sub>OV</sub>     | CCM Mode (LNFORCECCM <sup>3</sup> = 1), Load changes between 0 mA and 100 mA                                                             | _    | _   | 150                         | mV   |
|                                                     |                     | DCM Mode (LNFORCECCM <sup>3</sup> = 0), Load changes between 0 mA and 10 mA                                                              | _    | _   | 150                         | mV   |
|                                                     |                     | Overshoot during LP to LN CCM/DCM mode transitions compared to DC level in LN mode                                                       | _    | 200 | _                           | mV   |
|                                                     |                     | Undershoot during BYP/LP to LN CCM (LNFORCECCM <sup>3</sup> = 1) mode transitions compared to DC level in LN mode                        | _    | 50  | _                           | mV   |
|                                                     |                     | Undershoot during BYP/LP to LN DCM (LNFORCECCM <sup>3</sup> = 0) mode transitions compared to DC level in LN mode                        | _    | 125 | _                           | mV   |
| DC line regulation                                  | V <sub>REG</sub>    | Input changes between V <sub>VREGVDD_MAX</sub> and 2.4 V                                                                                 | _    | 0.1 | _                           | %    |
| DC load regulation                                  | I <sub>REG</sub>    | Load changes between 0 mA and 100 mA in CCM mode                                                                                         | _    | 0.1 | _                           | %    |

| Parameter | Symbol | Test Condition | Min | Tvp  | Max | Unit |
|-----------|--------|----------------|-----|------|-----|------|
|           | -,     |                |     | - 71 |     |      |

- 1. Due to internal dropout, the DC-DC output will never be able to reach its input voltage, V<sub>VREGVDD</sub>
- 2. LP mode controller is a hysteretic controller that maintains the output voltage within the specified limits
- 3. In EMU\_DCDCMISCCTRL register
- 4. Drive levels are defined by configuration of the PFETCNT and NFETCNT registers. Light Drive: PFETCNT=NFETCNT=3; Medium Drive: PFETCNT=NFETCNT=7; Heavy Drive: PFETCNT=NFETCNT=15.

# 4.1.4 Current Consumption

# 4.1.4.1 Current Consumption 3.3 V (DC-DC in Bypass Mode)

Unless otherwise indicated, typical conditions are: VDD = 3.3 V.  $T_{OP}$  = 25 °C. EMU\_PWRCFG\_PWRCG=NODCDC. EMU\_DCDCCTRL\_DCDCMODE=BYPASS. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at  $T_{OP}$  = 25 °C.

Table 4.4. Current Consumption 3.3V without DC/DC

| Parameter                                                                   | Symbol              | Test Condition                                                   | Min | Тур  | Max  | Unit   |
|-----------------------------------------------------------------------------|---------------------|------------------------------------------------------------------|-----|------|------|--------|
| Current consumption in EMO Active mode with all periph-                     | I <sub>ACTIVE</sub> | 38.4 MHz crystal, CPU running while loop from flash <sup>1</sup> | _   | 130  | _    | μA/MHz |
| erals disabled                                                              |                     | 38 MHz HFRCO, CPU running<br>Prime from flash                    | _   | 88   | _    | μA/MHz |
|                                                                             |                     | 38 MHz HFRCO, CPU running while loop from flash                  | _   | 100  | 105  | μA/MHz |
|                                                                             |                     | 38 MHz HFRCO, CPU running<br>CoreMark from flash                 | _   | 112  | _    | μA/MHz |
|                                                                             |                     | 26 MHz HFRCO, CPU running while loop from flash                  | _   | 102  | 106  | μA/MHz |
|                                                                             |                     | 1 MHz HFRCO, CPU running while loop from flash                   | _   | 222  | 350  | μA/MHz |
| Current consumption in EM1<br>Sleep mode with all peripher-<br>als disabled | I <sub>EM1</sub>    | 38.4 MHz crystal <sup>1</sup>                                    | _   | 65   | _    | μA/MHz |
|                                                                             |                     | 38 MHz HFRCO                                                     | _   | 35   | 38   | µA/MHz |
|                                                                             |                     | 26 MHz HFRCO                                                     | _   | 37   | 41   | µA/MHz |
|                                                                             |                     | 1 MHz HFRCO                                                      | _   | 157  | 275  | μA/MHz |
| Current consumption in EM2<br>Deep Sleep mode.                              | I <sub>EM2</sub>    | Full RAM retention and RTCC running from LFXO                    | _   | 3.3  | _    | μA     |
|                                                                             |                     | 4 kB RAM retention and RTCC running from LFRCO                   | _   | 3    | 6.3  | μA     |
| Current consumption in EM3<br>Stop mode                                     | I <sub>EM3</sub>    | Full RAM retention and CRYO-<br>TIMER running from ULFRCO        | _   | 2.8  | 6    | μA     |
| Current consumption in EM4H Hibernate mode                                  | I <sub>EM4</sub>    | 128 byte RAM retention, RTCC running from LFXO                   | _   | 1.1  | _    | μA     |
|                                                                             |                     | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO       | _   | 0.65 | _    | μA     |
|                                                                             |                     | 128 byte RAM retention, no RTCC                                  | _   | 0.65 | 1.3  | μA     |
| Current consumption in EM4S Shutoff mode                                    | I <sub>EM4S</sub>   | no RAM retention, no RTCC                                        | _   | 0.04 | 0.20 | μA     |

# Note:

1. CMU\_HFXOCTRL\_LOWPOWER=0

# 4.1.4.2 Current Consumption 3.3 V using DC-DC Converter

Unless otherwise indicated, typical conditions are: VDD = 3.3V.  $T_{OP}$  = 25 °C. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at  $T_{OP}$  = 25 °C.

Table 4.5. Current Consumption 3.3V with DC-DC

| Parameter                                                                            | Symbol                                | Test Condition                                                   | Min | Тур  | Max | Unit   |
|--------------------------------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0<br>Active mode with all peripherals disabled, DCDC in Low | I <sub>ACTIVE</sub>                   | 38.4 MHz crystal, CPU running while loop from flash <sup>2</sup> | _   | 88   | _   | μA/MHz |
| Noise DCM mode <sup>1</sup> .                                                        |                                       | 38 MHz HFRCO, CPU running<br>Prime from flash                    | _   | 63   | _   | μA/MHz |
|                                                                                      |                                       | 38 MHz HFRCO, CPU running while loop from flash                  | _   | 71   | _   | μA/MHz |
|                                                                                      |                                       | 38 MHz HFRCO, CPU running<br>CoreMark from flash                 | _   | 78   | _   | μA/MHz |
|                                                                                      |                                       | 26 MHz HFRCO, CPU running while loop from flash                  | _   | 76   | _   | μA/MHz |
| Current consumption in EM0<br>Active mode with all periph-                           |                                       | 38.4 MHz crystal, CPU running while loop from flash <sup>2</sup> | _   | 98   | _   | μA/MHz |
| erals disabled, DCDC in Low Noise CCM mode <sup>3</sup> .                            |                                       | 38 MHz HFRCO, CPU running<br>Prime from flash                    | _   | 75   | _   | μΑ/MHz |
|                                                                                      |                                       | 38 MHz HFRCO, CPU running while loop from flash                  | _   | 81   | _   | μA/MHz |
|                                                                                      | CoreMark from flas<br>26 MHz HFRCO, C | 38 MHz HFRCO, CPU running<br>CoreMark from flash                 | _   | 88   | _   | μA/MHz |
|                                                                                      |                                       | 26 MHz HFRCO, CPU running while loop from flash                  | _   | 94   | _   | μΑ/MHz |
| Current consumption in EM1                                                           | I <sub>EM1</sub>                      | 38.4 MHz crystal <sup>2</sup>                                    | _   | 49   | _   | μA/MHz |
| Sleep mode with all peripherals disabled, DCDC in Low                                |                                       | 38 MHz HFRCO                                                     | _   | 32   | _   | µA/MHz |
| Noise DCM mode <sup>1</sup> .                                                        |                                       | 26 MHz HFRCO                                                     | _   | 38   | _   | µA/MHz |
| Current consumption in EM1                                                           |                                       | 38.4 MHz crystal <sup>2</sup>                                    | _   | 61   | _   | µA/MHz |
| Sleep mode with all peripherals disabled, DCDC in Low                                |                                       | 38 MHz HFRCO                                                     | _   | 45   | _   | μΑ/MHz |
| Noise CCM mode <sup>3</sup> .                                                        |                                       | 26 MHz HFRCO                                                     | _   | 58   | _   | µA/MHz |
| Current consumption in EM2<br>Deep Sleep mode. DCDC in                               | I <sub>EM2</sub>                      | Full RAM retention and RTCC running from LFXO                    | _   | 2.5  | _   | μА     |
| Low Power mode <sup>4</sup> .                                                        |                                       | 4 kB RAM retention and RTCC running from LFRCO                   | _   | 2.2  | _   | μА     |
| Current consumption in EM3<br>Stop mode                                              | I <sub>EM3</sub>                      | Full RAM retention and CRYO-<br>TIMER running from ULFRCO        | _   | 2.1  | _   | μA     |
| Current consumption in EM4H Hibernate mode                                           | I <sub>EM4</sub>                      | 128 byte RAM retention, RTCC running from LFXO                   | _   | 0.86 | _   | μA     |
|                                                                                      |                                       | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO       | _   | 0.58 | _   | μA     |
|                                                                                      |                                       | 128 byte RAM retention, no RTCC                                  |     | 0.58 |     | μA     |

| Parameter                                | Symbol            | Test Condition            | Min | Тур  | Max | Unit |
|------------------------------------------|-------------------|---------------------------|-----|------|-----|------|
| Current consumption in EM4S Shutoff mode | I <sub>EM4S</sub> | no RAM retention, no RTCC | _   | 0.04 |     | μA   |

- 1. DCDC Low Noise DCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=3.0 MHz (RCOBAND=0), ANASW=DVDD
- 2. CMU\_HFXOCTRL\_LOWPOWER=0
- 3. DCDC Low Noise CCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=6.4 MHz (RCOBAND=4), ANASW=DVDD
- 4. DCDC Low Power Mode = Medium Drive (PFETCNT=NFETCNT=7), LPOSCDIV=1, LPBIAS=3, LPCILIMSEL=1, ANASW=DVDD

# 4.1.4.3 Current Consumption 1.85 V (DC-DC in Bypass Mode)

Unless otherwise indicated, typical conditions are: VDD = 1.85 V.  $T_{OP}$  = 25 °C. DC-DC in bypass mode. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at  $T_{OP}$  = 25 °C.

Table 4.6. Current Consumption 1.85V without DC/DC

| Parameter                                                               | Symbol              | Test Condition                                                   | Min | Тур  | Max | Unit   |
|-------------------------------------------------------------------------|---------------------|------------------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0<br>Active mode with all peripherals disabled | I <sub>ACTIVE</sub> | 38.4 MHz crystal, CPU running while loop from flash <sup>1</sup> | _   | 131  | _   | μA/MHz |
| erais disabled                                                          |                     | 38 MHz HFRCO, CPU running<br>Prime from flash                    | _   | 88   | _   | μA/MHz |
|                                                                         |                     | 38 MHz HFRCO, CPU running while loop from flash                  | _   | 100  | _   | μΑ/MHz |
|                                                                         |                     | 38 MHz HFRCO, CPU running<br>CoreMark from flash                 | _   | 112  | _   | μΑ/MHz |
|                                                                         |                     | 26 MHz HFRCO, CPU running while loop from flash                  | _   | 102  | _   | μΑ/MHz |
|                                                                         |                     | 1 MHz HFRCO, CPU running while loop from flash                   | _   | 220  | _   | μΑ/MHz |
| Current consumption in EM1                                              | ІЕМ1                | 38.4 MHz crystal <sup>1</sup>                                    | _   | 65   | _   | μA/MHz |
| Sleep mode with all peripherals disabled                                |                     | 38 MHz HFRCO                                                     | _   | 35   | _   | μA/MHz |
|                                                                         |                     | 26 MHz HFRCO                                                     | _   | 37   | _   | μA/MHz |
|                                                                         |                     | 1 MHz HFRCO                                                      | _   | 154  | _   | μA/MHz |
| Current consumption in EM2<br>Deep Sleep mode                           | I <sub>EM2</sub>    | Full RAM retention and RTCC running from LFXO                    | _   | 3.2  | _   | μA     |
|                                                                         |                     | 4 kB RAM retention and RTCC running from LFRCO                   | _   | 2.8  | _   | μА     |
| Current consumption in EM3<br>Stop mode                                 | I <sub>EM3</sub>    | Full RAM retention and CRYO-<br>TIMER running from ULFRCO        | _   | 2.7  | _   | μА     |
| Current consumption in EM4H Hibernate mode                              | I <sub>EM4</sub>    | 128 byte RAM retention, RTCC running from LFXO                   | _   | 1    | _   | μА     |
|                                                                         |                     | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO       | _   | 0.62 | _   | μА     |
|                                                                         |                     | 128 byte RAM retention, no RTCC                                  | _   | 0.62 | _   | μA     |
| Current consumption in EM4S Shutoff mode                                | I <sub>EM4S</sub>   | No RAM retention, no RTCC                                        | _   | 0.02 | _   | μA     |

### Note:

1. CMU\_HFXOCTRL\_LOWPOWER=0

# 4.1.4.4 Current Consumption Using Radio

Unless otherwise indicated, typical conditions are: VDD = 3.3 V.  $T_{OP}$  = 25 °C. DC-DC on. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at  $T_{OP}$  = 25 °C.

Table 4.7. Current Consumption Using Radio 3.3 V with DC-DC

| Parameter                                                                                                        | Symbol               | Test Condition                                                  | Min | Тур  | Max | Unit |
|------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------|-----|------|-----|------|
| Current consumption in receive mode, active packet reception (MCU in EM1 @ 38.4 MHz, peripheral clocks disabled) | I <sub>RX</sub>      | 1 Mbit/s, 2GFSK, F = 2.4 GHz,<br>Radio clock prescaled by 4     |     | 9.0  | _   | mA   |
| Current consumption in transmit mode (MCU in EM1                                                                 | Ітх                  | F = 2.4 GHz, CW, 0 dBm output power, Radio clock prescaled by 3 | _   | 8.2  | _   | mA   |
| @ 38.4 MHz, peripheral clocks disabled)                                                                          |                      | F = 2.4 GHz, CW, 3 dBm output power                             | _   | 16.5 | _   | mA   |
|                                                                                                                  |                      | F = 2.4 GHz, CW, 8 dBm output power                             | _   | 24.6 | _   | mA   |
| RFSENSE current consumption                                                                                      | I <sub>RFSENSE</sub> |                                                                 | _   | 51   | _   | nA   |

# 4.1.5 Wake up times

Table 4.8. Wake up times

| Parameter                                     | Symbol               | Test Condition            | Min | Тур  | Max | Unit          |
|-----------------------------------------------|----------------------|---------------------------|-----|------|-----|---------------|
| Wake up from EM2 Deep                         | t <sub>EM2_WU</sub>  | Code execution from flash | _   | 10.7 | _   | μs            |
| Sleep                                         |                      | Code execution from RAM   | _   | 3    | _   | μs            |
| Wakeup time from EM1<br>Sleep                 | t <sub>EM1_WU</sub>  | Executing from flash      | _   | 3    | _   | AHB<br>Clocks |
|                                               |                      | Executing from RAM        | _   | 3    | _   | AHB<br>Clocks |
| Wake up from EM3 Stop                         | t <sub>EM3_WU</sub>  | Executing from flash      | _   | 10.7 | _   | μs            |
|                                               |                      | Executing from RAM        | _   | 3    | _   | μs            |
| Wake up from EM4H Hiber-<br>nate <sup>1</sup> | t <sub>EM4H_WU</sub> | Executing from flash      | _   | 60   | _   | μs            |
| Wake up from EM4S Shut-off <sup>1</sup>       | t <sub>EM4S_WU</sub> |                           | _   | 290  | _   | μs            |

### Note:

1. Time from wakeup request until first instruction is executed. Wakeup results in device reset.

# 4.1.6 Brown Out Detector

For the table below, see Figure 3.2 Power Supply Configuration on page 5 on page 5 to see the relation between the modules external VDD pin and internal voltage supplies. The module itself has only one external power supply input (VDD).

Table 4.9. Brown Out Detector

| Parameter           | Symbol                    | Test Condition               | Min  | Тур | Max  | Unit |
|---------------------|---------------------------|------------------------------|------|-----|------|------|
| AVDD BOD threshold  | V <sub>AVDDBOD</sub>      | AVDD rising                  | _    | _   | 1.85 | V    |
|                     |                           | AVDD falling                 | 1.62 | _   | _    | V    |
| AVDD BOD hysteresis | V <sub>AVDDBOD_HYST</sub> |                              | _    | 21  | _    | mV   |
| AVDD response time  | tavddbod_delay            | Supply drops at 0.1V/µs rate | _    | 2.4 | _    | μs   |
| EM4 BOD threshold   | V <sub>EM4DBOD</sub>      | AVDD rising                  | _    | _   | 1.7  | V    |
|                     |                           | AVDD falling                 | 1.45 | _   | _    | V    |
| EM4 BOD hysteresis  | V <sub>EM4BOD_HYST</sub>  |                              | _    | 46  | _    | mV   |
| EM4 response time   | t <sub>EM4BOD_DELAY</sub> | Supply drops at 0.1V/µs rate | _    | 300 | _    | μs   |

# 4.1.7 Frequency Synthesizer Characteristics

**Table 4.10. Frequency Synthesizer Characteristics** 

| Parameter                                            | Symbol                  | Test Condition          | Min  | Тур | Max    | Unit |
|------------------------------------------------------|-------------------------|-------------------------|------|-----|--------|------|
| RF Synthesizer Frequency range                       | F <sub>RANGE_2400</sub> | 2.4 GHz frequency range | 2400 | _   | 2483.5 | MHz  |
| LO tuning frequency resolution with 38.4 MHz crystal | F <sub>RES_2400</sub>   | 2400 - 2483.5 MHz       | _    | _   | 73     | Hz   |
| Maximum frequency deviation with 38.4 MHz crystal    | ΔF <sub>MAX_2400</sub>  |                         | _    | _   | 1677   | kHz  |

### 4.1.8 2.4 GHz RF Transceiver Characteristics

# 4.1.8.1 RF Transmitter General Characteristics for the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_{OP}$  = 25 °C,VDD = 3.3 V, DC-DC on. Crystal frequency = 38.4 MHz. RF center frequency 2.45 GHz. Conducted measurement from the antenna feedpoint.

Table 4.11. RF Transmitter General Characteristics for 2.4 GHz Band

| Parameter                                                     | Symbol                | Test Condition                                             | Min  | Тур | Max    | Unit |
|---------------------------------------------------------------|-----------------------|------------------------------------------------------------|------|-----|--------|------|
| Maximum TX power                                              | POUT <sub>MAX</sub>   |                                                            | _    | 8   | _      | dBm  |
| Minimum active TX Power                                       | POUT <sub>MIN</sub>   | CW                                                         |      | -26 | _      | dBm  |
| Output power step size                                        | POUT <sub>STEP</sub>  | -5 dBm < Output power < 0 dBm                              | _    | 1   | _      | dB   |
|                                                               |                       | 0 dBm < output power < POUT <sub>MAX</sub>                 | _    | 0.5 | _      | dB   |
| Output power variation vs supply at POUT <sub>MAX</sub>       | POUT <sub>VAR_V</sub> | 2.4 V < V <sub>VREGVDD</sub> < 3.3 V using DC-DC converter | _    | 2.2 | _      | dB   |
| Output power variation vs temperature at POUT <sub>MAX</sub>  | POUT <sub>VAR_T</sub> | From -40 to +85 °C, PAVDD connected to DC-DC output        | _    | 1.5 | _      | dB   |
| Output power variation vs RF frequency at POUT <sub>MAX</sub> | POUT <sub>VAR_F</sub> | Over RF tuning frequency range                             | _    | 0.4 | _      | dB   |
| RF tuning frequency range                                     | F <sub>RANGE</sub>    |                                                            | 2400 | _   | 2483.5 | MHz  |

# 4.1.8.2 RF Receiver General Characteristics for the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_{OP}$  = 25 °C,VDD = 3.3 V, DC-DC on. Crystal frequency =38.4 MHz. RF center frequency 2.440 GHz. Conducted measurement from the antenna feedpoint.

Table 4.12. RF Receiver General Characteristics for 2.4 GHz Band

| Parameter                                                  | Symbol                   | Test Condition                            | Min  | Тур   | Max    | Unit |
|------------------------------------------------------------|--------------------------|-------------------------------------------|------|-------|--------|------|
| RF tuning frequency range                                  | F <sub>RANGE</sub>       |                                           | 2400 | _     | 2483.5 | MHz  |
| Receive mode maximum spurious emission                     | SPUR <sub>RX</sub>       | 30 MHz to 1 GHz                           | _    | -57   | _      | dBm  |
|                                                            |                          | 1 GHz to 12 GHz                           | _    | -47   | _      | dBm  |
| Max spurious emissions during active receive mode, per     | SPUR <sub>RX_FCC</sub>   | 216 MHz to 960 MHz, Conducted Measurement | _    | -55.2 | _      | dBm  |
| FCC Part 15.109(a)                                         |                          | Above 960 MHz, Conducted Measurement      | _    | -47.2 | _      | dBm  |
| Level above which<br>RFSENSE will trigger <sup>1</sup>     | RFSENSE <sub>TRIG</sub>  | CW at 2.45 GHz                            | _    | -24   | _      | dBm  |
| Level below which<br>RFSENSE will not trigger <sup>1</sup> | RFSENSE <sub>THRES</sub> |                                           | _    | -50   | _      | dBm  |

# Note:

1. RFSENSE performance is only valid from 0 to 85 °C. RFSENSE should be disabled outside this temperature range.

# 4.1.8.3 RF Receiver Characteristics for Bluetooth Smart in the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_{OP}$  = 25 °C,VDD = 3.3 V. Crystal frequency = 38.4 MHz. RF center frequency 2.440 GHz. DC-DC on. Conducted measurement from the antenna feedpoint.

Table 4.13. RF Receiver Characteristics for Bluetooth Smart in the 2.4GHz Band

| Parameter                                                                                  | Symbol               | Test Condition                                                        | Min | Тур   | Max  | Unit |
|--------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------|-----|-------|------|------|
| Max usable receiver input level, 0.1% BER                                                  | SAT                  | Signal is reference signal <sup>1</sup> . Packet length is 20 bytes.  | _   | 10    | _    | dBm  |
| 30.8% Packet Error Rate <sup>2</sup>                                                       | SENS                 | With non-ideal signals as specified in RF-PHY.TS.4.2.2, section 4.6.1 | _   | -90   | _    | dBm  |
| Signal to co-channel interferer, 0.1% BER                                                  | C/I <sub>CC</sub>    | Desired signal 3 dB above reference sensitivity                       | _   | 8.3   | _    | dB   |
| Blocking, 0.1% BER, Desired is reference signal at -67 dBm. Interferer is CW in OOB range. | BLOCK <sub>OOB</sub> | Interferer frequency 30 MHz ≤ f ≤ 2000 MHz                            | _   | -27   | _    | dBm  |
|                                                                                            |                      | Interferer frequency 2003 MHz ≤ f ≤ 2399 MHz                          | _   | -32   | _    | dBm  |
|                                                                                            |                      | Interferer frequency 2484 MHz ≤ f ≤ 2997 MHz                          | _   | -32   | _    | dBm  |
|                                                                                            |                      | Interferer frequency 3 GHz ≤ f ≤ 12.75 GHz                            | _   | -27   | _    | dBm  |
| Intermodulation performance                                                                | IM                   | Per Core_4.1, Vol 6, Part A, Section 4.4 with n = 3                   | _   | -25.8 | _    | dBm  |
| Upper limit of input power range over which RSSI resolution is maintained                  | RSSI <sub>MAX</sub>  |                                                                       | 4   | _     | _    | dBm  |
| Lower limit of input power range over which RSSI resolution is maintained                  | RSSI <sub>MIN</sub>  |                                                                       | _   | _     | -101 | dBm  |
| RSSI resolution                                                                            | RSSI <sub>RES</sub>  | Over RSSI <sub>MIN</sub> to RSSI <sub>MAX</sub>                       | _   | _     | 0.5  | dB   |

- 1. Reference signal is defined 2GFSK at -67 dBm, Modulation index = 0.5, BT = 0.5, Bit rate = 1 Mbps, desired data = PRBS9; interferer data = PRBS15; frequency accuracy better than 1 ppm
- 2. Receive sensitivity on Bluetooth Smart channel 26 is -86 dBm

# 4.1.9 Oscillators

# 4.1.9.1 LFXO

Table 4.14. LFXO

| Parameter                                                  | Symbol            | Test Condition | Min  | Тур    | Max | Unit |
|------------------------------------------------------------|-------------------|----------------|------|--------|-----|------|
| Crystal frequency                                          | f <sub>LFXO</sub> |                | _    | 32.768 | _   | kHz  |
| Overall frequency tolerance in all conditions <sup>1</sup> |                   |                | -100 |        | 100 | ppm  |

# Note:

1. XTAL nominal frequency tolerance = +/- 20 ppm

# 4.1.9.2 HFXO

Table 4.15. HFXO

| Parameter                   | Symbol            | Test Condition | Min | Тур  | Max | Unit |
|-----------------------------|-------------------|----------------|-----|------|-----|------|
| Crystal frequency           | f <sub>HFXO</sub> |                | -   | 38.4 | -   | MHz  |
| Crystal frequency tolerance |                   |                | -40 |      | 40  | ppm  |

# 4.1.9.3 LFRCO

Table 4.16. LFRCO

| Parameter                        | Symbol             | Test Condition                 | Min    | Тур    | Max    | Unit |
|----------------------------------|--------------------|--------------------------------|--------|--------|--------|------|
| Oscillation frequency            | f <sub>LFRCO</sub> | ENVREF = 1 in<br>CMU_LFRCOCTRL | 30.474 | 32.768 | 34.243 | kHz  |
|                                  |                    | ENVREF = 0 in<br>CMU_LFRCOCTRL | 30.474 | 32.768 | 33.915 | kHz  |
| Startup time                     | t <sub>LFRCO</sub> |                                | _      | 500    | _      | μs   |
| Current consumption <sup>1</sup> | I <sub>LFRCO</sub> | ENVREF = 1 in<br>CMU_LFRCOCTRL | _      | 342    | _      | nA   |
|                                  |                    | ENVREF = 0 in<br>CMU_LFRCOCTRL | _      | 494    | _      | nA   |

# Note:

1. Block is supplied by AVDD if ANASW = 0, or DVDD if ANASW=1 in EMU\_PWRCTRL register

# 4.1.9.4 HFRCO and AUXHFRCO

Table 4.17. HFRCO and AUXHFRCO

| Parameter                  | Symbol              | Test Condition                                            | Min  | Тур | Max | Unit  |
|----------------------------|---------------------|-----------------------------------------------------------|------|-----|-----|-------|
| Frequency Accuracy         | f <sub>HFRCO</sub>  | Any frequency band, across supply voltage and temperature | -2.5 | _   | 2.5 | %     |
| Start-up time              | t <sub>HFRCO</sub>  | f <sub>HFRCO</sub> ≥ 19 MHz                               | _    | 300 | _   | ns    |
|                            |                     | 4 < f <sub>HFRCO</sub> < 19 MHz                           | _    | 1   | _   | μs    |
|                            |                     | f <sub>HFRCO</sub> ≤ 4 MHz                                | _    | 2.5 | _   | μs    |
| Current consumption on all | I <sub>HFRCO</sub>  | f <sub>HFRCO</sub> = 38 MHz                               | _    | 204 | 228 | μA    |
| supplies                   |                     | f <sub>HFRCO</sub> = 32 MHz                               | _    | 171 | 190 | μA    |
|                            |                     | f <sub>HFRCO</sub> = 26 MHz                               | _    | 147 | 164 | μA    |
|                            |                     | f <sub>HFRCO</sub> = 19 MHz                               | _    | 126 | 138 | μA    |
|                            |                     | f <sub>HFRCO</sub> = 16 MHz                               | _    | 110 | 120 | μA    |
|                            |                     | f <sub>HFRCO</sub> = 13 MHz                               | _    | 100 | 110 | μA    |
|                            |                     | f <sub>HFRCO</sub> = 7 MHz                                | _    | 81  | 91  | μA    |
|                            |                     | f <sub>HFRCO</sub> = 4 MHz                                | _    | 33  | 35  | μΑ    |
|                            |                     | f <sub>HFRCO</sub> = 2 MHz                                | _    | 31  | 35  | μА    |
|                            |                     | f <sub>HFRCO</sub> = 1 MHz                                | _    | 30  | 35  | μA    |
| Step size                  | SS <sub>HFRCO</sub> | Coarse (% of period)                                      | _    | 0.8 | _   | %     |
|                            |                     | Fine (% of period)                                        | _    | 0.1 | _   | %     |
| Period Jitter              | PJ <sub>HFRCO</sub> |                                                           | _    | 0.2 | _   | % RMS |

# 4.1.9.5 ULFRCO

Table 4.18. ULFRCO

| Parameter             | Symbol              | Test Condition | Min  | Тур | Max  | Unit |
|-----------------------|---------------------|----------------|------|-----|------|------|
| Oscillation frequency | f <sub>ULFRCO</sub> |                | 0.95 | 1   | 1.07 | kHz  |

# 4.1.10 Flash Memory Characteristics

Table 4.19. Flash Memory Characteristics<sup>1</sup>

| Parameter                                      | Symbol               | Test Condition | Min   | Тур | Max | Unit   |
|------------------------------------------------|----------------------|----------------|-------|-----|-----|--------|
| Flash erase cycles before failure              | EC <sub>FLASH</sub>  |                | 10000 | _   | _   | cycles |
| Flash data retention                           | RET <sub>FLASH</sub> |                | 10    | _   | _   | years  |
| Word (32-bit) programming time                 | tw_PROG              |                | 20    | 26  | 40  | μs     |
| Page erase time                                | t <sub>PERASE</sub>  |                | 20    | 27  | 40  | ms     |
| Mass erase time                                | t <sub>MERASE</sub>  |                | 20    | 27  | 40  | ms     |
| Device erase time <sup>2</sup>                 | t <sub>DERASE</sub>  |                | _     | 60  | 74  | ms     |
| Page erase current <sup>3</sup>                | I <sub>ERASE</sub>   |                | _     | _   | 3   | mA     |
| Mass or Device erase cur-<br>rent <sup>3</sup> |                      |                | _     | _   | 5   | mA     |
| Write current <sup>3</sup>                     | I <sub>WRITE</sub>   |                | _     | _   | 3   | mA     |

- 1. Flash data retention information is published in the Quarterly Quality and Reliability Report.
- 2. Device erase is issued over the AAP interface and erases all flash, SRAM, the Lock Bit (LB) page, and the User data page Lock Word (ULW)
- 3. Measured at 25°C

# 4.1.11 GPIO

For the table below, see Figure 3.2 Power Supply Configuration on page 5 on page 5 to see the relation between the modules external VDD pin and internal voltage supplies. The module itself has only one external power supply input (VDD).

Table 4.20. GPIO

| Parameter                                                      | Symbol                 | Test Condition                          | Min       | Тур | Max       | Unit |
|----------------------------------------------------------------|------------------------|-----------------------------------------|-----------|-----|-----------|------|
| Input low voltage                                              | V <sub>IOIL</sub>      |                                         | _         | _   | IOVDD*0.3 | V    |
| Input high voltage                                             | V <sub>IOIH</sub>      |                                         | IOVDD*0.7 | _   | _         | V    |
| Output high voltage relative                                   | V <sub>IOOH</sub>      | Sourcing 3 mA, IOVDD ≥ 3 V,             | IOVDD*0.8 | _   | _         | V    |
| to IOVDD                                                       |                        | DRIVESTRENGTH <sup>1</sup> = WEAK       |           |     |           |      |
|                                                                |                        | Sourcing 1.2 mA, IOVDD ≥ 1.62 V,        | IOVDD*0.6 | _   | _         | V    |
|                                                                |                        | DRIVESTRENGTH <sup>1</sup> = WEAK       |           |     |           |      |
|                                                                |                        | Sourcing 20 mA, IOVDD ≥ 3 V,            | IOVDD*0.8 | _   | _         | V    |
|                                                                |                        | DRIVESTRENGTH <sup>1</sup> = STRONG     |           |     |           |      |
|                                                                |                        | Sourcing 8 mA, IOVDD ≥ 1.62 V,          | IOVDD*0.6 | _   | _         | V    |
|                                                                |                        | DRIVESTRENGTH <sup>1</sup> = STRONG     |           |     |           |      |
| Output low voltage relative to IOVDD                           | V <sub>IOOL</sub>      | Sinking 3 mA, IOVDD ≥ 3 V,              | _         | _   | IOVDD*0.2 | V    |
| טטטט                                                           |                        | DRIVESTRENGTH <sup>1</sup> = WEAK       |           |     |           |      |
|                                                                |                        | Sinking 1.2 mA, IOVDD ≥ 1.62 V,         | _         | _   | IOVDD*0.4 | V    |
|                                                                |                        | DRIVESTRENGTH <sup>1</sup> = WEAK       |           |     |           |      |
|                                                                |                        | Sinking 20 mA, IOVDD ≥ 3 V,             | _         | _   | IOVDD*0.2 | V    |
|                                                                |                        | DRIVESTRENGTH <sup>1</sup> = STRONG     |           |     |           |      |
|                                                                |                        | Sinking 8 mA, IOVDD ≥ 1.62 V,           | _         | _   | IOVDD*0.4 | V    |
|                                                                |                        | DRIVESTRENGTH <sup>1</sup> = STRONG     |           |     |           |      |
| Input leakage current                                          | I <sub>IOLEAK</sub>    | All GPIO except LFXO pins, GPIO ≤ IOVDD | _         | 0.1 | 30        | nA   |
|                                                                |                        | LFXO Pins, GPIO ≤ IOVDD                 | _         | 0.1 | 50        | nA   |
| Input leakage current on 5VTOL pads above IOVDD                | I <sub>5VTOLLEAK</sub> | IOVDD < GPIO ≤ IOVDD + 2 V              | _         | 3.3 | 15        | μΑ   |
| I/O pin pull-up resistor                                       | R <sub>PU</sub>        |                                         | 30        | 43  | 65        | kΩ   |
| I/O pin pull-down resistor                                     | R <sub>PD</sub>        |                                         | 30        | 43  | 65        | kΩ   |
| Pulse width of pulses removed by the glitch suppression filter | <sup>t</sup> ioglitch  |                                         | 20        | 25  | 35        | ns   |

| Parameter                  | Symbol            | Test Condition                       | Min | Тур | Max | Unit |
|----------------------------|-------------------|--------------------------------------|-----|-----|-----|------|
| Output fall time, From 70% | t <sub>IOOF</sub> | C <sub>L</sub> = 50 pF,              | _   | 1.8 | _   | ns   |
| to 30% of V <sub>IO</sub>  |                   | DRIVESTRENGTH <sup>1</sup> = STRONG, |     |     |     |      |
|                            |                   | SLEWRATE <sup>1</sup> = 0x6          |     |     |     |      |
|                            |                   | C <sub>L</sub> = 50 pF,              | _   | 4.5 | _   | ns   |
|                            |                   | DRIVESTRENGTH <sup>1</sup> = WEAK,   |     |     |     |      |
|                            |                   | SLEWRATE <sup>1</sup> = 0x6          |     |     |     |      |
| Output rise time, From 30% | t <sub>IOOR</sub> | C <sub>L</sub> = 50 pF,              | _   | 2.2 | _   | ns   |
| to 70% of V <sub>IO</sub>  |                   | DRIVESTRENGTH <sup>1</sup> = STRONG, |     |     |     |      |
|                            |                   | SLEWRATE = 0x6 <sup>1</sup>          |     |     |     |      |
|                            |                   | C <sub>L</sub> = 50 pF,              | _   | 7.4 | _   | ns   |
|                            |                   | DRIVESTRENGTH <sup>1</sup> = WEAK,   |     |     |     |      |
|                            |                   | SLEWRATE <sup>1</sup> = 0x6          |     |     |     |      |

1. In GPIO\_Pn\_CTRL register

# 4.1.12 VMON

Table 4.21. VMON

| Parameter                 | Symbol                  | Test Condition                           | Min  | Тур  | Max  | Unit |
|---------------------------|-------------------------|------------------------------------------|------|------|------|------|
| VMON Supply Current       | I <sub>VMON</sub>       | In EM0 or EM1, 1 supply monitored        | _    | 5.8  | 8.26 | μА   |
|                           |                         | In EM0 or EM1, 4 supplies monitored      | _    | 11.8 | 16.8 | μА   |
|                           |                         | In EM2, EM3 or EM4, 1 supply monitored   | _    | 62   | _    | nA   |
|                           |                         | In EM2, EM3 or EM4, 4 supplies monitored | _    | 99   | _    | nA   |
| VMON Loading of Monitored | I <sub>SENSE</sub>      | In EM0 or EM1                            | _    | 2    | _    | μΑ   |
| Supply                    |                         | In EM2, EM3 or EM4                       | _    | 2    | _    | nA   |
| Threshold range           | V <sub>VMON_RANGE</sub> |                                          | 1.62 | _    | 3.4  | V    |
| Threshold step size       | N <sub>VMON_STESP</sub> | Coarse                                   | _    | 200  | _    | mV   |
|                           |                         | Fine                                     | _    | 20   | _    | mV   |
| Response time             | t <sub>VMON_RES</sub>   | Supply drops at 1V/µs rate               | _    | 460  | _    | ns   |
| Hysteresis                | V <sub>VMON_HYST</sub>  |                                          | _    | 26   | _    | mV   |

# 4.1.13 ADC

For the table below, see Figure 3.2 Power Supply Configuration on page 5 on page 5 to see the relation between the modules external VDD pin and internal voltage supplies. The module itself has only one external power supply input (VDD).

Table 4.22. ADC

| Parameter                                                                                                           | Symbol                     | Test Condition                                                         | Min               | Тур | Max                | Unit |
|---------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------|-------------------|-----|--------------------|------|
| Resolution                                                                                                          | V <sub>RESOLUTION</sub>    |                                                                        | 6                 | _   | 12                 | Bits |
| Input voltage range                                                                                                 | V <sub>ADCIN</sub>         | Single ended                                                           | 0                 | _   | 2*V <sub>REF</sub> | V    |
|                                                                                                                     |                            | Differential                                                           | -V <sub>REF</sub> | _   | V <sub>REF</sub>   | V    |
| Input range of external reference voltage, single ended and differential                                            | V <sub>ADCREFIN_P</sub>    |                                                                        | 1                 | _   | V <sub>AVDD</sub>  | V    |
| Power supply rejection <sup>1</sup>                                                                                 | PSRR <sub>ADC</sub>        | At DC                                                                  | _                 | 80  | _                  | dB   |
| Analog input common mode rejection ratio                                                                            | CMRR <sub>ADC</sub>        | At DC                                                                  | _                 | 80  | _                  | dB   |
| Current from all supplies, us-                                                                                      | I <sub>ADC_CONTI-</sub>    | 1 Msps / 16 MHz ADCCLK,                                                | _                 | 301 | 350                | μA   |
| ing internal reference buffer.<br>Continous operation. WAR-<br>MUPMODE <sup>2</sup> = KEEPADC-                      | NOUS_LP                    | BIASPROG = 0, GPBIASACC = 1                                            |                   |     |                    |      |
| WARM                                                                                                                |                            | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 1 <sup>3</sup> | _                 | 149 | _                  | μA   |
|                                                                                                                     |                            | 62.5 ksps / 1 MHz ADCCLK,                                              | _                 | 91  | _                  | μA   |
|                                                                                                                     |                            | BIASPROG = 15, GPBIASACC = 1 3                                         |                   |     |                    |      |
| Current from all supplies, us-                                                                                      | I <sub>ADC_NORMAL_LP</sub> | 35 ksps / 16 MHz ADCCLK,                                               | _                 | 51  | _                  | μA   |
| ing internal reference buffer.<br>Duty-cycled operation. WAR-<br>MUPMODE <sup>2</sup> = NORMAL                      |                            | BIASPROG = 0, GPBIASACC = 1                                            |                   |     |                    |      |
|                                                                                                                     |                            | 5 ksps / 16 MHz ADCCLK                                                 | _                 | 9   | _                  | μA   |
|                                                                                                                     |                            | BIASPROG = 0, GPBIASACC = 1                                            |                   |     |                    |      |
| Current from all supplies, us-                                                                                      | I <sub>ADC_STAND</sub>     | 125 ksps / 16 MHz ADCCLK,                                              | _                 | 117 | _                  | μA   |
| ing internal reference buffer.  Duty-cycled operation.  AWARMUPMODE <sup>2</sup> = KEEP-INSTANDBY or KEEPIN-SLOWACC | BY_LP                      | BIASPROG = 0, GPBIASACC = 1                                            |                   |     |                    |      |
|                                                                                                                     |                            | 35 ksps / 16 MHz ADCCLK,                                               | _                 | 79  | _                  | μA   |
|                                                                                                                     |                            | BIASPROG = 0, GPBIASACC = 1                                            |                   |     |                    |      |

| Parameter                                                                                              | Symbol                     | Test Condition                                                         | Min | Тур  | Max | Unit   |
|--------------------------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------|-----|------|-----|--------|
| Current from all supplies, us-                                                                         | I <sub>ADC_CONTI-</sub>    | 1 Msps / 16 MHz ADCCLK,                                                | _   | 345  | _   | μA     |
| ing internal reference buffer.<br>Continous operation. WAR-<br>MUPMODE <sup>2</sup> = KEEPADC-<br>WARM | NOUS_HP                    | BIASPROG = 0, GPBIASACC = 0                                            |     |      |     |        |
|                                                                                                        |                            | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 0 <sup>3</sup> | _   | 191  | _   | μA     |
|                                                                                                        |                            | 62.5 ksps / 1 MHz ADCCLK,                                              | _   | 132  | _   | μA     |
|                                                                                                        |                            | BIASPROG = 15, GPBIASACC = 0 <sup>3</sup>                              |     |      |     |        |
| Current from all supplies, us-                                                                         | I <sub>ADC_NORMAL_HP</sub> | 35 ksps / 16 MHz ADCCLK,                                               | _   | 102  | _   | μA     |
| ing internal reference buffer. Duty-cycled operation. WAR-MUPMODE <sup>2</sup> = NORMAL                |                            | BIASPROG = 0, GPBIASACC = 0                                            |     |      |     |        |
|                                                                                                        |                            | 5 ksps / 16 MHz ADCCLK                                                 | _   | 17   | _   | μA     |
|                                                                                                        |                            | BIASPROG = 0, GPBIASACC = 0                                            |     |      |     |        |
| Current from all supplies, us-                                                                         | I <sub>ADC_STAND</sub>     | 125 ksps / 16 MHz ADCCLK,                                              | _   | 162  | _   | μA     |
| ing internal reference buffer.  Duty-cycled operation.  AWARMUPMODE <sup>2</sup> = KEEP-               | BY_HP                      | BIASPROG = 0, GPBIASACC = 0                                            |     |      |     |        |
| INSTANDBY or KEEPIN-<br>SLOWACC                                                                        |                            | 35 ksps / 16 MHz ADCCLK,                                               | _   | 123  | _   | μA     |
|                                                                                                        |                            | BIASPROG = 0, GPBIASACC = 0                                            |     |      |     |        |
| Current from HFPERCLK                                                                                  | I <sub>ADC_CLK</sub>       | HFPERCLK = 16 MHz                                                      | _   | 140  | _   | μA     |
| ADC Clock Frequency                                                                                    | f <sub>ADCCLK</sub>        |                                                                        | _   | _    | 16  | MHz    |
| Throughput rate                                                                                        | f <sub>ADCRATE</sub>       |                                                                        | _   | _    | 1   | Msps   |
| Conversion time <sup>4</sup>                                                                           | t <sub>ADCCONV</sub>       | 6 bit                                                                  | _   | 7    | _   | cycles |
|                                                                                                        |                            | 8 bit                                                                  | _   | 9    | _   | cycles |
|                                                                                                        |                            | 12 bit                                                                 | _   | 13   | _   | cycles |
| Startup time of reference generator and ADC core                                                       | t <sub>ADCSTART</sub>      | WARMUPMODE <sup>2</sup> = NORMAL                                       | _   | _    | 5   | μs     |
| generator and 7120 core                                                                                |                            | WARMUPMODE <sup>2</sup> = KEEPIN-<br>STANDBY                           | _   | _    | 2   | μs     |
|                                                                                                        |                            | WARMUPMODE <sup>2</sup> = KEEPINSLO-<br>WACC                           | _   | _    | 1   | μs     |
| SNDR at 1Msps and f <sub>in</sub> = 10kHz                                                              | SNDR <sub>ADC</sub>        | Internal reference, 2.5 V full-scale, differential (-1.25, 1.25)       | 58  | 67   | _   | dB     |
|                                                                                                        |                            | vrefp_in = 1.25 V direct mode with 2.5 V full-scale, differential      | _   | 68   | _   | dB     |
| Spurious-Free Dynamic<br>Range (SFDR)                                                                  | SFDR <sub>ADC</sub>        | 1 MSamples/s, 10 kHz full-scale sine wave                              | _   | 75   | _   | dB     |
| Input referred ADC noise, rms                                                                          | V <sub>REF_NOISE</sub>     | Including quantization noise and distortion                            | _   | 380  | _   | μV     |
| Offset Error                                                                                           | V <sub>ADCOFFSETERR</sub>  |                                                                        | -3  | 0.25 | 3   | LSB    |

| Parameter                                         | Symbol                | Test Condition           | Min | Тур   | Max | Unit  |
|---------------------------------------------------|-----------------------|--------------------------|-----|-------|-----|-------|
| Gain error in ADC                                 | V <sub>ADC_GAIN</sub> | Using internal reference | _   | -0.2  | 5   | %     |
|                                                   |                       | Using external reference | _   | -1    | _   | %     |
| Differential non-linearity (DNL)                  | DNL <sub>ADC</sub>    | 12 bit resolution        | -1  | _     | 2   | LSB   |
| Integral non-linearity (INL),<br>End point method | INL <sub>ADC</sub>    | 12 bit resolution        | -6  | _     | 6   | LSB   |
| Temperature Sensor Slope                          | V <sub>TS_SLOPE</sub> |                          | _   | -1.84 | _   | mV/°C |

- 1. PSRR is referenced to AVDD when ANASW=0 and to DVDD when ANASW=1 in EMU\_PWRCTRL
- 2. In ADCn\_CNTL register
- 3. In ADCn\_BIASPROG register
- 4. Derived from ADCCLK

# 4.1.14 IDAC

For the table below, see Figure 3.2 Power Supply Configuration on page 5 on page 5 to see the relation between the modules external VDD pin and internal voltage supplies. The module itself has only one external power supply input (VDD).

Table 4.23. IDAC

| Parameter                                   | Symbol                   | Test Condition                                                                      | Min  | Тур  | Max | Unit |
|---------------------------------------------|--------------------------|-------------------------------------------------------------------------------------|------|------|-----|------|
| Number of Ranges                            | N <sub>IDAC_RANGES</sub> |                                                                                     | _    | 4    | _   | -    |
| Output Current                              | I <sub>IDAC_OUT</sub>    | RANGSEL <sup>1</sup> = RANGE0                                                       | 0.05 | _    | 1.6 | μA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE1                                                       | 1.6  | _    | 4.7 | μA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE2                                                       | 0.5  | _    | 16  | μA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE3                                                       | 2    | _    | 64  | μA   |
| Linear steps within each range              | N <sub>IDAC_STEPS</sub>  |                                                                                     | _    | 32   | _   |      |
| Step size                                   | SS <sub>IDAC</sub>       | RANGSEL <sup>1</sup> = RANGE0                                                       | _    | 50   | _   | nA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE1                                                       | _    | 100  | _   | nA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE2                                                       | _    | 500  | _   | nA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE3                                                       | _    | 2    | _   | μA   |
| Total Accuracy, STEPSEL <sup>1</sup> = 0x10 | ACC <sub>IDAC</sub>      | EM0 or EM1, AVDD=3.3 V, T = 25 °C                                                   | -2   | _    | 2   | %    |
|                                             |                          | EM0 or EM1                                                                          | -18  | _    | 22  | %    |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE0,<br>AVDD=3.3 V, T = 25 °C | _    | -2   | _   | %    |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE1,<br>AVDD=3.3 V, T = 25 °C | _    | -1.7 | _   | %    |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE2,<br>AVDD=3.3 V, T = 25 °C | _    | -0.8 | _   | %    |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE3,<br>AVDD=3.3 V, T = 25 °C | _    | -0.5 | _   | %    |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE0, AVDD=3.3 V, T<br>= 25 °C | _    | -0.7 | _   | %    |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE1, AVDD=3.3 V, T<br>= 25 °C | _    | -0.6 | _   | %    |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE2, AVDD=3.3 V, T<br>= 25 °C | _    | -0.5 | _   | %    |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE3, AVDD=3.3 V, T<br>= 25 °C | _    | -0.5 | _   | %    |

| Parameter                                                                           | Symbol                   | Test Condition                                                                                 | Min | Тур  | Max | Unit |
|-------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Start up time                                                                       | t <sub>IDAC_SU</sub>     | Output within 1% of steady state value                                                         | _   | 5    | _   | μs   |
| Settling time, (output settled                                                      | t <sub>IDAC_SETTLE</sub> | Range setting is changed                                                                       | _   | 5    | _   | μs   |
| within 1% of steady state value)                                                    |                          | Step value is changed                                                                          | _   | 1    | _   | μs   |
| Current consumption in EM0 or EM1 <sup>2</sup>                                      | I <sub>IDAC</sub>        | Source mode, excluding output current                                                          | _   | 8.9  | 13  | μA   |
|                                                                                     |                          | Sink mode, excluding output current                                                            | _   | 12   | 16  | μA   |
| Current consumption in EM2 or EM3 <sup>2</sup>                                      |                          | Source mode, excluding output current, duty cycle mode, T = 25 °C                              | _   | 1.04 | _   | μА   |
|                                                                                     |                          | Sink mode, excluding output current, duty cycle mode, T = 25 °C                                | _   | 1.08 | _   | μA   |
|                                                                                     |                          | Source mode, excluding output current, duty cycle mode, T ≥ 85 °C                              | _   | 8.9  | _   | μА   |
|                                                                                     |                          | Sink mode, excluding output current, duty cycle mode, T ≥ 85 °C                                | _   | 12   | _   | μА   |
| Output voltage compliance in source mode, source current change relative to current | I <sub>COMP_SRC</sub>    | RANGESEL1=0, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -100 mv) | _   | 0.04 | _   | %    |
| sourced at 0 V                                                                      |                          | RANGESEL1=1, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -100 mV) | _   | 0.02 | _   | %    |
|                                                                                     |                          | RANGESEL1=2, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -150 mV) | _   | 0.02 | _   | %    |
|                                                                                     |                          | RANGESEL1=3, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -250 mV) | _   | 0.02 | _   | %    |
| Output voltage compliance in sink mode, sink current                                | I <sub>COMP_SINK</sub>   | RANGESEL1=0, output voltage = 100 mV                                                           | _   | 0.18 | _   | %    |
| change relative to current sunk at IOVDD                                            |                          | RANGESEL1=1, output voltage = 100 mV                                                           | _   | 0.12 | _   | %    |
|                                                                                     |                          | RANGESEL1=2, output voltage = 150 mV                                                           | _   | 0.08 | _   | %    |
|                                                                                     |                          | RANGESEL1=3, output voltage = 250 mV                                                           | _   | 0.02 | _   | %    |

- 1. In IDAC\_CURPROG register
- 2. The IDAC is supplied by either AVDD, DVDD, or IOVDD based on the setting of ANASW in the EMU\_PWRCTRL register and PWRSEL in the IDAC\_CTRL register. Setting PWRSEL to 1 selects IOVDD. With PWRSEL cleared to 0, ANASW selects between AVDD (0) and DVDD (1).

# 4.1.15 Analog Comparator (ACMP)

Table 4.24. ACMP

| Parameter                                                           | Symbol               | Test Condition                                               | Min   | Тур | Max                         | Unit |
|---------------------------------------------------------------------|----------------------|--------------------------------------------------------------|-------|-----|-----------------------------|------|
| Input voltage range                                                 | V <sub>ACMPIN</sub>  | ACMPVDD = ACMPn_CTRL_PWRSEL <sup>1</sup>                     | 0     | _   | V <sub>ACMPVDD</sub>        | V    |
| Supply Voltage                                                      | V <sub>ACMPVDD</sub> | BIASPROG $^2 \le 0$ x10 or FULL-BIAS $^2 = 0$                | 1.85  | _   | V <sub>VREGVDD</sub><br>MAX | V    |
|                                                                     |                      | $0x10 < BIASPROG^2 \le 0x20$ and $FULLBIAS^2 = 1$            | 2.1   | _   | V <sub>VREGVDD</sub> _      | V    |
| Active current not including                                        | I <sub>ACMP</sub>    | $BIASPROG^2 = 1$ , $FULLBIAS^2 = 0$                          | _     | 50  | _                           | nA   |
| voltage reference                                                   |                      | BIASPROG $^2$ = 0x10, FULLBIAS $^2$ = 0                      | _     | 306 | _                           | nA   |
|                                                                     |                      | BIASPROG <sup>2</sup> = 0x20, FULLBIAS <sup>2</sup> = 1      | _     | 74  | 95                          | μΑ   |
| Current consumption of internal voltage reference                   | I <sub>ACMPREF</sub> | VLP selected as input using 2.5 V<br>Reference / 4 (0.625 V) | _     | 50  | _                           | nA   |
|                                                                     |                      | VLP selected as input using VDD                              | _     | 20  | _                           | nA   |
|                                                                     |                      | VBDIV selected as input using 1.25 V reference / 1           | _     | 4.1 | _                           | μΑ   |
|                                                                     |                      | VADIV selected as input using VDD/1                          | _     | 2.4 | _                           | μΑ   |
| Hysteresis (V <sub>CM</sub> = 1.25 V,                               | VACMPHYST            | HYSTSEL <sup>3</sup> = HYST0                                 | -1.75 | 0   | 1.75                        | mV   |
| BIASPROG <sup>2</sup> = $0x10$ , FULL-<br>BIAS <sup>2</sup> = $1$ ) |                      | HYSTSEL <sup>3</sup> = HYST1                                 | 10    | 18  | 26                          | mV   |
|                                                                     |                      | HYSTSEL <sup>3</sup> = HYST2                                 | 21    | 32  | 46                          | mV   |
|                                                                     |                      | HYSTSEL <sup>3</sup> = HYST3                                 | 27    | 44  | 63                          | mV   |
|                                                                     |                      | HYSTSEL <sup>3</sup> = HYST4                                 | 32    | 55  | 80                          | mV   |
|                                                                     |                      | HYSTSEL <sup>3</sup> = HYST5                                 | 38    | 65  | 100                         | mV   |
|                                                                     |                      | HYSTSEL <sup>3</sup> = HYST6                                 | 43    | 77  | 121                         | mV   |
|                                                                     |                      | HYSTSEL <sup>3</sup> = HYST7                                 | 47    | 86  | 148                         | mV   |
|                                                                     |                      | HYSTSEL <sup>3</sup> = HYST8                                 | -4    | 0   | 4                           | mV   |
|                                                                     |                      | HYSTSEL <sup>3</sup> = HYST9                                 | -27   | -18 | -10                         | mV   |
|                                                                     |                      | HYSTSEL <sup>3</sup> = HYST10                                | -47   | -32 | -18                         | mV   |
|                                                                     |                      | HYSTSEL <sup>3</sup> = HYST11                                | -64   | -43 | -27                         | mV   |
|                                                                     |                      | HYSTSEL <sup>3</sup> = HYST12                                | -78   | -54 | -32                         | mV   |
|                                                                     |                      | HYSTSEL <sup>3</sup> = HYST13                                | -93   | -64 | -37                         | mV   |
|                                                                     |                      | HYSTSEL <sup>3</sup> = HYST14                                | -113  | -74 | -42                         | mV   |
|                                                                     |                      | HYSTSEL <sup>3</sup> = HYST15                                | -135  | -85 | -47                         | mV   |

| Parameter                            | Symbol                  | Test Condition                                             | Min | Тур  | Max  | Unit |
|--------------------------------------|-------------------------|------------------------------------------------------------|-----|------|------|------|
| Comparator delay <sup>4</sup>        | t <sub>ACMPDELAY</sub>  | $BIASPROG^2 = 1$ , $FULLBIAS^2 = 0$                        | _   | 30   | _    | μs   |
|                                      |                         | BIASPROG <sup>2</sup> = 0x10, FULLBIAS <sup>2</sup><br>= 0 | _   | 3.7  | _    | μs   |
|                                      |                         | BIASPROG <sup>2</sup> = 0x20, FULLBIAS <sup>2</sup> = 1    | _   | 35   | _    | ns   |
| Offset voltage                       | V <sub>ACMPOFFSET</sub> | BIASPROG <sup>2</sup> =0x10, FULLBIAS <sup>2</sup> = 1     | -35 | _    | 35   | mV   |
| Reference Voltage                    | V <sub>ACMPREF</sub>    | Internal 1.25 V reference                                  | 1   | 1.25 | 1.47 | V    |
|                                      |                         | Internal 2.5 V reference                                   | 2   | 2.5  | 2.8  | V    |
| Capacitive Sense Internal Resistance | R <sub>CSRES</sub>      | CSRESSEL <sup>5</sup> = 0                                  | _   | inf  | _    | kΩ   |
| Resistance                           |                         | CSRESSEL <sup>5</sup> = 1                                  | _   | 15   | _    | kΩ   |
|                                      |                         | CSRESSEL <sup>5</sup> = 2                                  | _   | 27   | _    | kΩ   |
|                                      |                         | CSRESSEL <sup>5</sup> = 3                                  | _   | 39   | _    | kΩ   |
|                                      |                         | CSRESSEL <sup>5</sup> = 4                                  | _   | 51   | _    | kΩ   |
|                                      |                         | CSRESSEL <sup>5</sup> = 5                                  | _   | 102  | _    | kΩ   |
|                                      |                         | CSRESSEL <sup>5</sup> = 6                                  | _   | 164  | _    | kΩ   |
|                                      |                         | CSRESSEL <sup>5</sup> = 7                                  | _   | 239  | _    | kΩ   |

# Note:

- 1. ACMPVDD is a supply chosen by the setting in ACMPn\_CTRL\_PWRSEL and may be IOVDD, AVDD or DVDD
- 2. In ACMPn\_CTRL register
- 3. In ACMPn\_HYSTERESIS register
- 4. ±100 mV differential drive
- 5. In ACMPn\_INPUTSEL register

The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference as given as:

# I<sub>ACMPTOTAL</sub> = I<sub>ACMP</sub> + I<sub>ACMPREF</sub>

 $\mathbf{I}_{\text{ACMPREF}}$  is zero if an external voltage reference is used.

### 4.1.16 I2C

### I2C Standard-mode (Sm)

Table 4.25. I2C Standard-mode (Sm)<sup>1</sup>

| Parameter                                        | Symbol              | Test Condition | Min | Тур | Max  | Unit |
|--------------------------------------------------|---------------------|----------------|-----|-----|------|------|
| SCL clock frequency <sup>2</sup>                 | f <sub>SCL</sub>    |                | 0   | _   | 100  | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 4.7 | _   | _    | μs   |
| SCL clock high time                              | t <sub>HIGH</sub>   |                | 4   | _   | _    | μs   |
| SDA set-up time                                  | t <sub>SU,DAT</sub> |                | 250 | _   | _    | ns   |
| SDA hold time <sup>3</sup>                       | t <sub>HD,DAT</sub> |                | 100 | _   | 3450 | ns   |
| Repeated START condition set-up time             | t <sub>SU,STA</sub> |                | 4.7 | _   | _    | μs   |
| (Repeated) START condition hold time             | t <sub>HD,STA</sub> |                | 4   | _   | _    | μs   |
| STOP condition set-up time                       | tsu,sto             |                | 4   | _   | _    | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 4.7 | _   | _    | μs   |

- 1. For CLHR set to 0 in the I2Cn\_CTRL register
- 2. For the minimum HFPERCLK frequency required in Standard-mode, refer to the I2C chapter in the reference manual
- 3. The maximum SDA hold time  $(t_{HD,DAT})$  needs to be met only when the device does not stretch the low time of SCL  $(t_{LOW})$

# I2C Fast-mode (Fm)

Table 4.26. I2C Fast-mode (Fm)<sup>1</sup>

| Parameter                                        | Symbol              | Test Condition | Min | Тур | Max | Unit |
|--------------------------------------------------|---------------------|----------------|-----|-----|-----|------|
| SCL clock frequency <sup>2</sup>                 | f <sub>SCL</sub>    |                | 0   | _   | 400 | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 1.3 | _   | _   | μs   |
| SCL clock high time                              | t <sub>HIGH</sub>   |                | 0.6 | _   | _   | μs   |
| SDA set-up time                                  | t <sub>SU,DAT</sub> |                | 100 | _   | _   | ns   |
| SDA hold time <sup>3</sup>                       | t <sub>HD,DAT</sub> |                | 100 | _   | 900 | ns   |
| Repeated START condition set-up time             | t <sub>SU,STA</sub> |                | 0.6 | _   | _   | μs   |
| (Repeated) START condition hold time             | t <sub>HD,STA</sub> |                | 0.6 | _   | _   | μs   |
| STOP condition set-up time                       | t <sub>SU,STO</sub> |                | 0.6 | _   | _   | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 1.3 | _   | _   | μs   |

- 1. For CLHR set to 1 in the I2Cn\_CTRL register
- 2. For the minimum HFPERCLK frequency required in Fast-mode, refer to the I2C chapter in the reference manual
- 3. The maximum SDA hold time  $(t_{HD,DAT})$  needs to be met only when the device does not stretch the low time of SCL  $(t_{LOW})$

# I2C Fast-mode Plus (Fm+)

Table 4.27. I2C Fast-mode Plus (Fm+)<sup>1</sup>

| Parameter                                        | Symbol              | Test Condition | Min  | Тур | Max  | Unit |
|--------------------------------------------------|---------------------|----------------|------|-----|------|------|
| SCL clock frequency <sup>2</sup>                 | f <sub>SCL</sub>    |                | 0    | _   | 1000 | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 0.5  | _   | _    | μs   |
| SCL clock high time                              | t <sub>HIGH</sub>   |                | 0.26 | _   | _    | μs   |
| SDA set-up time                                  | t <sub>SU,DAT</sub> |                | 50   | _   | _    | ns   |
| SDA hold time                                    | t <sub>HD,DAT</sub> |                | 100  | _   | _    | ns   |
| Repeated START condition set-up time             | t <sub>SU,STA</sub> |                | 0.26 | _   | _    | μs   |
| (Repeated) START condition hold time             | t <sub>HD,STA</sub> |                | 0.26 | _   | _    | μs   |
| STOP condition set-up time                       | t <sub>SU,STO</sub> |                | 0.26 | _   | _    | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 0.5  | _   | _    | μs   |

- 1. For CLHR set to 0 or 1 in the I2Cn\_CTRL register
- 2. For the minimum HFPERCLK frequency required in Fast-mode Plus, refer to the I2C chapter in the reference manual

### 4.1.17 USART SPI

### **SPI Master Timing**

Table 4.28. SPI Master Timing

| Parameter                      | Symbol             | Test Condition | Min                                         | Тур      | Max | Unit |
|--------------------------------|--------------------|----------------|---------------------------------------------|----------|-----|------|
| SCLK period <sup>1 2</sup>     | t <sub>SCLK</sub>  |                | 2 * the | _        | _   | ns   |
| CS to MOSI <sup>1 2</sup>      | t <sub>CS_MO</sub> |                | 0                                           | _        | 8   | ns   |
| SCLK to MOSI <sup>1 2</sup>    | tsclk_mo           |                | 3                                           | _        | 20  | ns   |
| MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub> | IOVDD = 1.62 V | 56                                          | _        | _   | ns   |
|                                |                    | IOVDD = 3.0 V  | 37                                          |          | _   | ns   |
| MISO hold time <sup>1 2</sup>  | t <sub>H_MI</sub>  |                | 6                                           | <u> </u> | _   | ns   |

- 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0)
- 2. Measurement done with 8 pF output loading at 10% and 90% of  $V_{DD}$  (figure shows 50% of  $V_{DD}$ )



Figure 4.1. SPI Master Timing Diagram

# **SPI Slave Timing**

Table 4.29. SPI Slave Timing

| Parameter                         | Symbol                 | Test Condition | Min                              | Тур | Max                            | Unit |
|-----------------------------------|------------------------|----------------|----------------------------------|-----|--------------------------------|------|
| SCKL period <sup>1 2</sup>        | t <sub>SCLK_sl</sub>   |                | 2 *<br>t <sub>HFPERCLK</sub>     | _   | _                              | ns   |
| SCLK high period <sup>1 2</sup>   | t <sub>SCLK_hi</sub>   |                | 3 *<br>t <sub>HFPERCLK</sub>     | _   | _                              | ns   |
| SCLK low period <sup>1 2</sup>    | t <sub>SCLK_lo</sub>   |                | 3 *<br>t <sub>HFPERCLK</sub>     | _   | _                              | ns   |
| CS active to MISO <sup>1 2</sup>  | t <sub>CS_ACT_MI</sub> |                | 4                                | _   | 50                             | ns   |
| CS disable to MISO <sup>1 2</sup> | tcs_dis_mi             |                | 4                                | _   | 50                             | ns   |
| MOSI setup time <sup>1 2</sup>    | tsu_mo                 |                | 4                                | _   | _                              | ns   |
| MOSI hold time <sup>1 2</sup>     | t <sub>H_MO</sub>      |                | 3 + 2 *<br>t <sub>HFPERCLK</sub> | _   | _                              | ns   |
| SCLK to MISO <sup>1 2</sup>       | t <sub>SCLK_MI</sub>   |                | 16 +<br>t <sub>HFPERCLK</sub>    | _   | 66 + 2 * t <sub>HFPERCLK</sub> | ns   |

- 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0)
- 2. Measurement done with 8 pF output loading at 10% and 90% of  $V_{DD}$  (figure shows 50% of  $V_{DD}$ )



Figure 4.2. SPI Slave Timing Diagram

### 5. Typical Connection Diagrams

# 5.1 Power, Ground, Debug and Host UART

Typical power supply, ground and MCU debug and host (NCP) UART connections are shown in the figure below.

Note: The Module Reset signal is recommended to be connected to a GPIO line on the Host CPU.



Figure 5.1. BGM121/BGM123 Connected to a Host CPU with Typical Power Supply, Ground and Debug connections

#### 5.2 SPI Peripheral Connection

The figure below shows how to connect a SPI peripheral device



Figure 5.2. SPI Peripheral Connections

### 5.3 I<sup>2</sup>C Peripheral Connection

The figure below shows how to connect an I<sup>2</sup>C peripheral.



Figure 5.3. BGM121/BGM123 Module Connected with I<sup>2</sup>C Device

# 6. Layout Guidelines

For optimal performance of the BGM121/BGM123, please follow the PCB layout guidelines and ground plane recommendations indicated in this section.

# 6.1 Recommended Placement on the Application PCB

For optimal performance of the BGM121/BGM123 Module, please follow these guidelines:

- Place the module at the edge of the PCB, as shown in the figure below.
- Do not place any metal (traces, components, battery, etc.) within the clearance area of the antenna (shown in the figure below).
- · Connect all ground pads directly to a solid ground plane.
- Place the ground vias as close to the ground pads as possible.





Figure 6.1. Recommended Application PCB Layout for the BGM121/BGM123 Module

The layouts in the next figure will result in severely degraded RF-performance.



Figure 6.2. Non-optimal Application PCB Layouts for the BGM121/BGM123 Module



Figure 6.3. Effect of Ground Plane on Antenna Efficiency for the BGM121/BGM123

#### 6.2 Effect of Plastic and Metal Materials

The antenna on the BGM121/BGM123 is insensitive to the effects of nearby plastic and other materials with low dielectric constant and no separation between the BGM121/BGM123 and plastic or other materials is needed.

The antenna on the BGM121/BGM123 is will be affected by nearby metal materials and a separation of 10mm is recommended between the BGM121/BGM123 and metal materials.

### 6.3 Locating the Module Close to Human Body

Placing the module in touch or very close to the human body will negatively impact antenna efficiency and reduce range.

# 6.4 2D Radiation Pattern Plots



Figure 6.4. Typical 2D Radiation Pattern – Front View



Figure 6.5. Typical 2D Radiation Pattern - Side View



Figure 6.6. Typical 2D Radiation Pattern – Top View

# 7. Pin Definitions

### 7.1 Pin Definitions



Figure 7.1. BGM121/BGM123 Pinout

# **Table 7.1. Device Pinout**

|       |                  |                                 | Pin Alte                                                                                                                                                                                   | ernate Functionality / Des  | scription           |                        |  |  |
|-------|------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------|------------------------|--|--|
| Pin # | Pin Name         | Analog                          | Timers                                                                                                                                                                                     | Communication               | Radio               | Other                  |  |  |
| 1     | RESETn           |                                 | Reset input, active low.To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. |                             |                     |                        |  |  |
| 2     | GND              | Ground                          |                                                                                                                                                                                            |                             |                     |                        |  |  |
| 3     | GND              | Ground                          |                                                                                                                                                                                            |                             |                     |                        |  |  |
| 4     | 2G4RF_ANT_<br>IN | 50 ohm input pin for            | the internal 2.4GHz                                                                                                                                                                        | antenna                     |                     |                        |  |  |
| 5     | 2G4RF_POR<br>T   | 50 ohm 2.4GHz RF i              | nput and output                                                                                                                                                                            |                             |                     |                        |  |  |
| 6     | GND              | Ground                          |                                                                                                                                                                                            |                             |                     |                        |  |  |
| 23    | DNC              | Do not connect but le           | eave floating                                                                                                                                                                              |                             |                     |                        |  |  |
| 24    | DNC              | Do not connect but le           | eave floating                                                                                                                                                                              |                             |                     |                        |  |  |
| 25    | GND              | Ground                          |                                                                                                                                                                                            |                             |                     |                        |  |  |
| 26    | V_BATT           | 1.85 - 3.8VDC input             | to the internal DC-D                                                                                                                                                                       | C converter and AVDD.       |                     |                        |  |  |
| 27    | GND              | Ground                          |                                                                                                                                                                                            |                             |                     |                        |  |  |
| 28    | V_1V8            | 1.8V output of the integration. | ternal DC-DC conve                                                                                                                                                                         | erter. Internally decoupled | so do not use an ex | xternal decoupling ca- |  |  |
| 29    | GND              | Ground                          |                                                                                                                                                                                            |                             |                     |                        |  |  |
| 30    | DNC              | Do not connect but le           | eave floating                                                                                                                                                                              |                             |                     |                        |  |  |
| 31    | V_IOVDD          | Digital I/O power sup           | pply.                                                                                                                                                                                      |                             |                     |                        |  |  |
| 32    | GND              | Ground                          |                                                                                                                                                                                            |                             |                     |                        |  |  |
| 47    | GND              | Ground                          |                                                                                                                                                                                            |                             |                     |                        |  |  |
| 48    | HFXO_IN          | 38.4MHz XTAL input              | . Connect to HFXO                                                                                                                                                                          | _OUT.                       |                     |                        |  |  |
| 49    | HFXO_OUT         | 38.4MHz XTAL outp               | ut. Connect to HFX                                                                                                                                                                         | O_IN.                       |                     |                        |  |  |
| 50    | GND              | Ground                          |                                                                                                                                                                                            |                             |                     |                        |  |  |
| 51    | GND              | Ground                          |                                                                                                                                                                                            |                             |                     |                        |  |  |
| 52    | GND              | Ground                          |                                                                                                                                                                                            |                             |                     |                        |  |  |
| 53    | ANT_GND          | Antenna ground                  |                                                                                                                                                                                            |                             |                     |                        |  |  |
| 54    | GND              | Ground                          |                                                                                                                                                                                            |                             |                     |                        |  |  |
| 55    | GND              | Ground                          |                                                                                                                                                                                            |                             |                     |                        |  |  |
| 56    | GND              | Ground                          |                                                                                                                                                                                            |                             |                     |                        |  |  |

|       |          |                                                                                                                                             | Pin Altern                                                                                                                                                                                              | ate Functionality / [                                                                                                                                                                                                                    | Description                                                                                                            |                                                                                      |
|-------|----------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| Pin # | Pin Name | Analog                                                                                                                                      | Timers                                                                                                                                                                                                  | Communication                                                                                                                                                                                                                            | Radio                                                                                                                  | Other                                                                                |
| 7     | PD9      | BUSCY [ADC0: APORT3YCH1 ACMP0: APORT3YCH1 ACMP1: APORT3YCH1 IDAC0: APORT1YCH1] BUSDX [ADC0: APORT4XCH1 ACMP0: APORT4XCH1 ACMP1: APORT4XCH1] | TIM0_CC0 #17 TIM0_CC1 #16 TIM0_CC2 #15 TIM0_CDTI0 #14 TIM0_CDTI1 #13 TIM0_CDTI2 #12 TIM1_CC0 #17 TIM1_CC1 #16 TIM1_CC2 #15 TIM1_CC3 #14 LE- TIM0_OUT0 #17 LETIM0_OUT1 #16 PCNT0_S0IN #17 PCNT0_S1IN #16 | US0_TX #17<br>US0_RX #16<br>US0_CLK #15<br>US0_CS #14<br>US0_CTS #13<br>US0_RTS #12<br>US1_TX #17<br>US1_RX #16<br>US1_CLK #15<br>US1_CS #14<br>US1_CTS #13<br>US1_RTS #12<br>LEU0_TX #17<br>LEU0_RX #16<br>I2C0_SDA #17<br>I2C0_SCL #16 | FRC_DCLK #17 FRC_DOUT #16 FRC_DFRAME #15 MODEM_DCLK #17 MODEM_DIN #16 MO- DEM_DOUT #15 MODEM_ANT0 #14 MO- DEM_ANT1 #13 | CMU_CLK0 #4 PRS_CH3 #8 PRS_CH4 #0 PRS_CH5 #6 PRS_CH6 #11 ACMP0_O #17 ACMP1_O #17     |
| 8     | PD10     | BUSCX [ADC0: APORT3XCH2 ACMP0: APORT3XCH2 ACMP1: APORT3XCH2 IDAC0: APORT1XCH2] BUSDY [ADC0: APORT4YCH2 ACMP0: APORT4YCH2 ACMP1: APORT4YCH2] | TIM0_CC0 #18 TIM0_CC1 #17 TIM0_CC2 #16 TIM0_CDTI0 #15 TIM0_CDTI1 #14 TIM0_CDTI2 #13 TIM1_CC0 #18 TIM1_CC1 #17 TIM1_CC2 #16 TIM1_CC3 #15 LE- TIM0_OUT0 #18 LETIM0_OUT1 #17 PCNT0_S0IN #18 PCNT0_S1IN #17 | US0_TX #18 US0_RX #17 US0_CLK #16 US0_CS #15 US0_CTS #14 US0_RTS #13 US1_TX #18 US1_RX #17 US1_CLK #16 US1_CS #15 US1_CTS #14 US1_RTS #13 LEU0_TX #18 LEU0_RX #17 I2C0_SDA #18 I2C0_SCL #17                                              | FRC_DCLK #18 FRC_DOUT #17 FRC_DFRAME #16 MODEM_DCLK #18 MODEM_DIN #17 MO- DEM_DOUT #16 MODEM_ANT0 #15 MO- DEM_ANT1 #14 | CMU_CLK1 #4 PRS_CH3 #9 PRS_CH4 #1 PRS_CH5 #0 PRS_CH6 #12 ACMP0_O #18 ACMP1_O #18     |
| 9     | PD11     | BUSCY [ADC0: APORT3YCH3 ACMP0: APORT3YCH3 ACMP1: APORT3YCH3 IDAC0: APORT1YCH3] BUSDX [ADC0: APORT4XCH3 ACMP0: APORT4XCH3 ACMP1: APORT4XCH3] | TIM0_CC0 #19 TIM0_CC1 #18 TIM0_CC2 #17 TIM0_CDTI0 #16 TIM0_CDTI1 #15 TIM0_CDTI2 #14 TIM1_CC0 #19 TIM1_CC1 #18 TIM1_CC2 #17 TIM1_CC3 #16 LE- TIM0_OUT0 #19 LETIM0_OUT1 #18 PCNT0_S0IN #19 PCNT0_S1IN #18 | US0_TX #19 US0_RX #18 US0_CLK #17 US0_CS #16 US0_CTS #15 US0_RTS #14 US1_TX #19 US1_RX #18 US1_CLK #17 US1_CS #16 US1_CTS #15 US1_RTS #14 LEU0_TX #19 LEU0_RX #18 I2C0_SDA #19 I2C0_SCL #18                                              | FRC_DCLK #19 FRC_DOUT #18 FRC_DFRAME #17 MODEM_DCLK #19 MODEM_DIN #18 MO- DEM_DOUT #17 MODEM_ANT0 #16 MO- DEM_ANT1 #15 | PRS_CH3 #10<br>PRS_CH4 #2<br>PRS_CH5 #1<br>PRS_CH6 #13<br>ACMP0_O #19<br>ACMP1_O #19 |

|       |          |                                                                                                                                             | Pin Alterr                                                                                                                                                                                              | nate Functionality / [                                                                                                                                                                                                                   | Description                                                                                                            |                                                                                                                    |
|-------|----------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Pin # | Pin Name | Analog                                                                                                                                      | Timers                                                                                                                                                                                                  | Communication                                                                                                                                                                                                                            | Radio                                                                                                                  | Other                                                                                                              |
| 10    | PD12     | BUSCX [ADC0: APORT3XCH4 ACMP0: APORT3XCH4 ACMP1: APORT3XCH4 IDAC0: APORT1XCH4] BUSDY [ADC0: APORT4YCH4 ACMP0: APORT4YCH4 ACMP1: APORT4YCH4] | TIM0_CC0 #20 TIM0_CC1 #19 TIM0_CC2 #18 TIM0_CDTI0 #17 TIM0_CDTI1 #16 TIM0_CDTI2 #15 TIM1_CC0 #20 TIM1_CC1 #19 TIM1_CC2 #18 TIM1_CC3 #17 LE- TIM0_OUT0 #20 LETIM0_OUT1 #19 PCNT0_S0IN #20 PCNT0_S1IN #19 | US0_TX #20<br>US0_RX #19<br>US0_CLK #18<br>US0_CS #17<br>US0_CTS #16<br>US0_RTS #15<br>US1_TX #20<br>US1_RX #19<br>US1_CLK #18<br>US1_CS #17<br>US1_CTS #16<br>US1_RTS #15<br>LEU0_TX #20<br>LEU0_RX #19<br>I2C0_SDA #20<br>I2C0_SCL #19 | FRC_DCLK #20 FRC_DOUT #19 FRC_DFRAME #18 MODEM_DCLK #20 MODEM_DIN #19 MO- DEM_DOUT #18 MODEM_ANT0 #17 MO- DEM_ANT1 #16 | PRS_CH3 #11 PRS_CH4 #3 PRS_CH5 #2 PRS_CH6 #14 ACMP0_O #20 ACMP1_O #20                                              |
| 11    | PD13     | BUSCY [ADC0: APORT3YCH5 ACMP0: APORT3YCH5 ACMP1: APORT3YCH5 IDAC0: APORT1YCH5] BUSDX [ADC0: APORT4XCH5 ACMP0: APORT4XCH5 ACMP1: APORT4XCH5] | TIM0_CC0 #21 TIM0_CC1 #20 TIM0_CC2 #19 TIM0_CDTI0 #18 TIM0_CDTI1 #17 TIM0_CDTI2 #16 TIM1_CC0 #21 TIM1_CC1 #20 TIM1_CC2 #19 TIM1_CC3 #18 LE- TIM0_OUT0 #21 LETIM0_OUT1 #20 PCNT0_S0IN #21 PCNT0_S1IN #20 | US0_TX #21<br>US0_RX #20<br>US0_CLK #19<br>US0_CS #18<br>US0_CTS #17<br>US0_RTS #16<br>US1_TX #21<br>US1_RX #20<br>US1_CLK #19<br>US1_CS #18<br>US1_CTS #17<br>US1_RTS #16<br>LEU0_TX #21<br>LEU0_RX #20<br>I2C0_SDA #21<br>I2C0_SCL #20 | FRC_DCLK #21 FRC_DOUT #20 FRC_DFRAME #19 MODEM_DCLK #21 MODEM_DIN #20 MO- DEM_DOUT #19 MODEM_ANT0 #18 MO- DEM_ANT1 #17 | PRS_CH3 #12<br>PRS_CH4 #4<br>PRS_CH5 #3<br>PRS_CH6 #15<br>ACMP0_O #21<br>ACMP1_O #21                               |
| 12    | PD14     | BUSCX [ADC0: APORT3XCH6 ACMP0: APORT3XCH6 ACMP1: APORT3XCH6 IDAC0: APORT1XCH6] BUSDY [ADC0: APORT4YCH6 ACMP0: APORT4YCH6 ACMP1: APORT4YCH6] | TIM0_CC0 #22 TIM0_CC1 #21 TIM0_CC2 #20 TIM0_CDTI0 #19 TIM0_CDTI1 #18 TIM0_CDTI2 #17 TIM1_CC0 #22 TIM1_CC1 #21 TIM1_CC2 #20 TIM1_CC3 #19 LE- TIM0_OUT0 #22 LETIM0_OUT1 #21 PCNT0_S0IN #22 PCNT0_S1IN #21 | US0_TX #22<br>US0_RX #21<br>US0_CLK #20<br>US0_CS #19<br>US0_CTS #18<br>US0_RTS #17<br>US1_TX #22<br>US1_RX #21<br>US1_CLK #20<br>US1_CS #19<br>US1_CTS #18<br>US1_RTS #17<br>LEU0_TX #22<br>LEU0_RX #21<br>I2C0_SDA #22<br>I2C0_SCL #21 | FRC_DCLK #22 FRC_DOUT #21 FRC_DFRAME #20 MODEM_DCLK #22 MODEM_DIN #21 MO- DEM_DOUT #20 MODEM_ANT0 #19 MO- DEM_ANT1 #18 | CMU_CLK0 #5<br>PRS_CH3 #13<br>PRS_CH4 #5<br>PRS_CH5 #4<br>PRS_CH6 #16<br>ACMP0_O #22<br>ACMP1_O #22<br>GPIO_EM4WU4 |

|       |          |                                                                                                                                                         | Pin Alterr                                                                                                                                                                                                             | ate Functionality / [                                                                                                                                                                                                                    | Description                                                                                                            |                                                                                                  |
|-------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| Pin # | Pin Name | Analog                                                                                                                                                  | Timers                                                                                                                                                                                                                 | Communication                                                                                                                                                                                                                            | Radio                                                                                                                  | Other                                                                                            |
| 13    | PD15     | BUSCY [ADC0: APORT3YCH7 ACMP0: APORT3YCH7 ACMP1: APORT3YCH7 IDAC0: APORT1YCH7] BUSDX [ADC0: APORT4XCH7 ACMP0: APORT4XCH7 ACMP1: APORT4XCH7]             | TIMO_CC0 #23 TIMO_CC1 #22 TIMO_CC2 #21 TIMO_CDTI0 #20 TIMO_CDTI1 #19 TIMO_CDTI2 #18 TIM1_CC0 #23 TIM1_CC1 #22 TIM1_CC2 #21 TIM1_CC3 #20 LE- TIM0_OUT0 #23 LETIMO_OUT1 #22 PCNT0_S0IN #23 PCNT0_S1IN #22                | US0_TX #23<br>US0_RX #22<br>US0_CLK #21<br>US0_CS #20<br>US0_CTS #19<br>US0_RTS #18<br>US1_TX #23<br>US1_RX #22<br>US1_CLK #21<br>US1_CS #20<br>US1_CTS #19<br>US1_RTS #18<br>LEU0_TX #23<br>LEU0_RX #22<br>I2C0_SDA #23<br>I2C0_SCL #22 | FRC_DCLK #23 FRC_DOUT #22 FRC_DFRAME #21 MODEM_DCLK #23 MODEM_DIN #22 MO- DEM_DOUT #21 MODEM_ANT0 #20 MO- DEM_ANT1 #19 | CMU_CLK1 #5 PRS_CH3 #14 PRS_CH4 #6 PRS_CH5 #5 PRS_CH6 #17 ACMP0_O #23 ACMP1_O #23 DBG_SWO #2     |
| 14    | PA0      | ADC0_EXTN  BUSCX [ADC0: APORT3XCH8 ACMP0: APORT3XCH8 ACMP1: APORT3XCH8 IDAC0: APORT1XCH8]  BUSDY [ADC0: APORT4YCH8 ACMP0: APORT4YCH8 ACMP1: APORT4YCH8] | TIM0_CC0 #0 TIM0_CC1 #31 TIM0_CC2 #30 TIM0_CDTI0 #29 TIM0_CDTI1 #28 TIM0_CDTI2 #27 TIM1_CC0 #0 TIM1_CC1 #31 TIM1_CC2 #30 TIM1_CC3 #29 LE- TIM0_OUT0 #0 LE- TIM0_OUT0 #0 LE- TIM0_OUT1 #31 PCNT0_S0IN #0 PCNT0_S1IN #31 | US0_TX #0 US0_RX #31 US0_CLK #30 US0_CS #29 US0_CTS #28 US0_RTS #27 US1_TX #0 US1_RX #31 US1_CLK #30 US1_CS #29 US1_CTS #28 US1_RTS #27 LEU0_TX #0 LEU0_RX #31 I2C0_SDA #0 I2C0_SCL #31                                                  | FRC_DCLK #0 FRC_DOUT #31 FRC_DFRAME #30 MODEM_DCLK #0 MODEM_DIN #31 MODEM_DOUT #30 MO- DEM_ANT0 #29 MODEM_ANT1 #28     | CMU_CLK1 #0<br>PRS_CH6 #0<br>PRS_CH7 #10<br>PRS_CH8 #9<br>PRS_CH9 #8<br>ACMP0_O #0<br>ACMP1_O #0 |
| 15    | PA1      | ADC0_EXTP  BUSCY [ADC0: APORT3YCH9 ACMP0: APORT3YCH9 ACMP1: APORT3YCH9 IDAC0: APORT1YCH9]  BUSDX [ADC0: APORT4XCH9 ACMP0: APORT4XCH9 ACMP1: APORT4XCH9] | TIM0_CC0 #1 TIM0_CC1 #0 TIM0_CC2 #31 TIM0_CDTI0 #30 TIM0_CDTI1 #29 TIM0_CDTI2 #28 TIM1_CC0 #1 TIM1_CC1 #0 TIM1_CC2 #31 TIM1_CC3 #30 LE- TIM0_OUT0 #1 LE- TIM0_OUT1 #0 PCNT0_S0IN #1 PCNT0_S1IN #0                      | US0_TX #1 US0_RX #0 US0_CLK #31 US0_CS #30 US0_CTS #29 US0_RTS #28 US1_TX #1 US1_CLK #31 US1_CLK #31 US1_CTS #29 US1_CTS #29 US1_RTS #28 LEU0_TX #1 LEU0_RX #0 I2C0_SDA #1 I2C0_SCL #0                                                   | FRC_DCLK #1 FRC_DOUT #0 FRC_DFRAME #31 MODEM_DCLK #1 MODEM_DIN #0 MODEM_DOUT #31 MO- DEM_ANT0 #30 MODEM_ANT1 #29       | CMU_CLK0 #0<br>PRS_CH6 #1<br>PRS_CH7 #0<br>PRS_CH8 #10<br>PRS_CH9 #9<br>ACMP0_O #1<br>ACMP1_O #1 |

|       |          |                                                                                                                                                    | Pin Alterr                                                                                                                                                                                      | ate Functionality / [                                                                                                                                                             | Description                                                                                                    |                                                                                   |
|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| Pin # | Pin Name | Analog                                                                                                                                             | Timers                                                                                                                                                                                          | Communication                                                                                                                                                                     | Radio                                                                                                          | Other                                                                             |
| 16    | PA2      | BUSCX [ADC0: APORT3XCH10 ACMP0: APORT3XCH10 ACMP1: APORT3XCH10 IDAC0: APORT1XCH10] BUSDY [ADC0: APORT4YCH10 ACMP0: APORT4YCH10 ACMP1: APORT4YCH10] | TIM0_CC0 #2 TIM0_CC1 #1 TIM0_CC2 #0 TIM0_CDTI0 #31 TIM0_CDTI1 #30 TIM0_CDTI2 #29 TIM1_CC0 #2 TIM1_CC1 #1 TIM1_CC2 #0 TIM1_CC3 #31 LE- TIM0_OUT0 #2 LE- TIM0_OUT1 #1 PCNT0_S0IN #2 PCNT0_S1IN #1 | US0_TX #2 US0_RX #1 US0_CLK #0 US0_CS #31 US0_CTS #30 US0_RTS #29 US1_TX #2 US1_RX #1 US1_CLK #0 US1_CS #31 US1_CTS #30 US1_RTS #29 LEU0_TX #2 LEU0_RX #1 I2C0_SDA #2 I2C0_SCL #1 | FRC_DCLK #2 FRC_DOUT #1 FRC_DFRAME #0 MODEM_DCLK #2 MODEM_DIN #1 MODEM_DOUT #0 MODEM_ANT0 #31 MO- DEM_ANT1 #30 | PRS_CH6 #2<br>PRS_CH7 #1<br>PRS_CH8 #0<br>PRS_CH9 #10<br>ACMP0_O #2<br>ACMP1_O #2 |
| 17    | PA3      | BUSCY [ADC0: APORT3YCH11 ACMP0: APORT3YCH11 ACMP1: APORT3YCH11 IDAC0: APORT1YCH11] BUSDX [ADC0: APORT4XCH11 ACMP0: APORT4XCH11 ACMP1: APORT4XCH11] | TIM0_CC0 #3 TIM0_CC1 #2 TIM0_CC2 #1 TIM0_CDTI0 #0 TIM0_CDTI1 #31 TIM0_CDTI2 #30 TIM1_CC0 #3 TIM1_CC1 #2 TIM1_CC2 #1 TIM1_CC3 #0 LE- TIM0_OUT0 #3 LE- TIM0_OUT1 #2 PCNT0_S0IN #3 PCNT0_S1IN #2   | US0_TX #3 US0_RX #2 US0_CLK #1 US0_CS #0 US0_CTS #31 US0_RTS #30 US1_TX #3 US1_RX #2 US1_CLK #1 US1_CS #0 US1_CTS #31 US1_RTS #30 LEU0_TX #3 LEU0_RX #2 I2C0_SDA #3 I2C0_SCL #2   | FRC_DCLK #3 FRC_DOUT #2 FRC_DFRAME #1 MODEM_DCLK #3 MODEM_DIN #2 MODEM_DOUT #1 MODEM_ANT0 #0 MODEM_ANT1 #31    | PRS_CH6 #3 PRS_CH7 #2 PRS_CH8 #1 PRS_CH9 #0 ACMP0_O #3 ACMP1_O #3 GPIO_EM4WU8     |
| 18    | PA4      | BUSCX [ADC0: APORT3XCH12 ACMP0: APORT3XCH12 ACMP1: APORT3XCH12 IDAC0: APORT1XCH12] BUSDY [ADC0: APORT4YCH12 ACMP0: APORT4YCH12 ACMP1: APORT4YCH12  | TIM0_CC0 #4 TIM0_CC1 #3 TIM0_CC2 #2 TIM0_CDTI0 #1 TIM0_CDTI1 #0 TIM0_CDTI2 #31 TIM1_CC0 #4 TIM1_CC1 #3 TIM1_CC2 #2 TIM1_CC3 #1 LE- TIM0_OUT0 #4 LE- TIM0_OUT1 #3 PCNT0_S0IN #4 PCNT0_S1IN #3    | US0_TX #4 US0_RX #3 US0_CLK #2 US0_CS #1 US0_CTS #0 US0_RTS #31 US1_TX #4 US1_RX #3 US1_CLK #2 US1_CS #1 US1_CTS #0 US1_RTS #31 LEU0_TX #4 LEU0_RX #3 I2C0_SDA #4 I2C0_SCL #3     | FRC_DCLK #4 FRC_DOUT #3 FRC_DFRAME #2 MODEM_DCLK #4 MODEM_DIN #3 MODEM_DOUT #2 MODEM_ANT0 #1 MODEM_ANT1 #0     | PRS_CH6 #4<br>PRS_CH7 #3<br>PRS_CH8 #2<br>PRS_CH9 #1<br>ACMP0_O #4<br>ACMP1_O #4  |

|       |          |                                                                                                                                                    | Pin Altern                                                                                                                                                                                                   | ate Functionality / I                                                                                                                                                       | Description                                                                                                |                                                                                  |
|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| Pin # | Pin Name | Analog                                                                                                                                             | Timers                                                                                                                                                                                                       | Communication                                                                                                                                                               | Radio                                                                                                      | Other                                                                            |
| 19    | PA5      | BUSCY [ADC0: APORT3YCH13 ACMP0: APORT3YCH13 ACMP1: APORT3YCH13 IDAC0: APORT1YCH13] BUSDX [ADC0: APORT4XCH13 ACMP0: APORT4XCH13 ACMP1: APORT4XCH13] | TIM0_CC0 #5 TIM0_CC1 #4 TIM0_CC2 #3 TIM0_CDTI0 #2 TIM0_CDTI1 #1 TIM0_CDTI2 #0 TIM1_CC0 #5 TIM1_CC1 #4 TIM1_CC2 #3 TIM1_CC3 #2 LE- TIM0_OUT0 #5 LE- TIM0_OUT0 #5 LE- TIM0_OUT1 #4 PCNT0_S0IN #5 PCNT0_S1IN #4 | US0_TX #5 US0_RX #4 US0_CLK #3 US0_CS #2 US0_CTS #1 US0_RTS #0 US1_TX #5 US1_RX #4 US1_CLK #3 US1_CS #2 US1_CTS #1 US1_RTS #0 LEU0_TX #5 LEU0_RX #4 I2C0_SDA #5 I2C0_SCL #4 | FRC_DCLK #5 FRC_DOUT #4 FRC_DFRAME #3 MODEM_DCLK #5 MODEM_DIN #4 MODEM_DOUT #3 MODEM_ANT0 #2 MODEM_ANT1 #1 | PRS_CH6 #5<br>PRS_CH7 #4<br>PRS_CH8 #3<br>PRS_CH9 #2<br>ACMP0_O #5<br>ACMP1_O #5 |
| 20    | PB11     | BUSCY [ADC0: APORT3YCH27 ACMP0: APORT3YCH27 ACMP1: APORT3YCH27 IDAC0: APORT1YCH27] BUSDX [ADC0: APORT4XCH27 ACMP0: APORT4XCH27 ACMP1: APORT4XCH27] | TIM0_CC0 #6 TIM0_CC1 #5 TIM0_CC2 #4 TIM0_CDTI0 #3 TIM0_CDTI1 #2 TIM0_CDTI2 #1 TIM1_CC0 #6 TIM1_CC1 #5 TIM1_CC2 #4 TIM1_CC3 #3 LE- TIM0_OUT0 #6 LE- TIM0_OUT1 #5 PCNT0_S0IN #6 PCNT0_S1IN #5                  | US0_TX #6 US0_RX #5 US0_CLK #4 US0_CS #3 US0_CTS #2 US0_RTS #1 US1_TX #6 US1_RX #5 US1_CLK #4 US1_CS #3 US1_CTS #2 US1_RTS #1 LEU0_TX #6 LEU0_RX #5 I2C0_SDA #6 I2C0_SCL #5 | FRC_DCLK #6 FRC_DOUT #5 FRC_DFRAME #4 MODEM_DCLK #6 MODEM_DIN #5 MODEM_DOUT #4 MODEM_ANT0 #3 MODEM_ANT1 #2 | PRS_CH6 #6<br>PRS_CH7 #5<br>PRS_CH8 #4<br>PRS_CH9 #3<br>ACMP0_O #6<br>ACMP1_O #6 |
| 21    | PB12     | BUSCX [ADC0: APORT3XCH28 ACMP0: APORT3XCH28 ACMP1: APORT3XCH28 IDAC0: APORT1XCH28] BUSDY [ADC0: APORT4YCH28 ACMP0: APORT4YCH28 ACMP1: APORT4YCH28] | TIM0_CC0 #7 TIM0_CC1 #6 TIM0_CC2 #5 TIM0_CDTI0 #4 TIM0_CDTI1 #3 TIM0_CDTI2 #2 TIM1_CC0 #7 TIM1_CC1 #6 TIM1_CC2 #5 TIM1_CC3 #4 LE- TIM0_OUT0 #7 LE- TIM0_OUT1 #6 PCNT0_S0IN #7 PCNT0_S1IN #6                  | US0_TX #7 US0_RX #6 US0_CLK #5 US0_CS #4 US0_CTS #3 US0_RTS #2 US1_TX #7 US1_RX #6 US1_CLK #5 US1_CS #4 US1_CTS #3 US1_RTS #2 LEU0_TX #7 LEU0_RX #6 I2C0_SDA #7 I2C0_SCL #6 | FRC_DCLK #7 FRC_DOUT #6 FRC_DFRAME #5 MODEM_DCLK #7 MODEM_DIN #6 MODEM_DOUT #5 MODEM_ANT0 #4 MODEM_ANT1 #3 | PRS_CH6 #7<br>PRS_CH7 #6<br>PRS_CH8 #5<br>PRS_CH9 #4<br>ACMP0_O #7<br>ACMP1_O #7 |

|       |          |                                                                                                                                                    | Pin Alterr                                                                                                                                                                                                   | nate Functionality / I                                                                                                                                                                                                             | Description                                                                                                        |                                                                                                      |
|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| Pin # | Pin Name | Analog                                                                                                                                             | Timers                                                                                                                                                                                                       | Communication                                                                                                                                                                                                                      | Radio                                                                                                              | Other                                                                                                |
| 22    | PB13     | BUSCY [ADC0: APORT3YCH29 ACMP0: APORT3YCH29 ACMP1: APORT3YCH29 IDAC0: APORT1YCH29] BUSDX [ADC0: APORT4XCH29 ACMP0: APORT4XCH29 ACMP1: APORT4XCH29] | TIM0_CC0 #8 TIM0_CC1 #7 TIM0_CC2 #6 TIM0_CDTI0 #5 TIM0_CDTI1 #4 TIM0_CDTI2 #3 TIM1_CC0 #8 TIM1_CC1 #7 TIM1_CC2 #6 TIM1_CC3 #5 LE- TIM0_OUT0 #8 LE- TIM0_OUT0 #8 LE- TIM0_OUT1 #7 PCNT0_S0IN #8 PCNT0_S1IN #7 | US0_TX #8 US0_RX #7 US0_CLK #6 US0_CS #5 US0_CTS #4 US0_RTS #3 US1_TX #8 US1_RX #7 US1_CLK #6 US1_CS #5 US1_CTS #4 US1_RTS #3 LEU0_TX #8 LEU0_RX #7 I2C0_SDA #8 I2C0_SCL #7                                                        | FRC_DCLK #8 FRC_DOUT #7 FRC_DFRAME #6 MODEM_DCLK #8 MODEM_DIN #7 MODEM_DOUT #6 MODEM_ANT0 #5 MODEM_ANT1 #4         | PRS_CH6 #8 PRS_CH7 #7 PRS_CH8 #6 PRS_CH9 #5 ACMP0_O #8 ACMP1_O #8 DBG_SWO #1 GPIO_EM4WU9             |
| 33    | PC6      | BUSAX [ADC0: APORT1XCH6 ACMP0: APORT1XCH6 ACMP1: APORT1XCH6] BUSBY [ADC0: APORT2YCH6 ACMP0: APORT2YCH6 ACMP1: APORT2YCH6                           | TIM0_CC0 #11 TIM0_CC1 #10 TIM0_CC2 #9 TIM0_CDTI0 #8 TIM0_CDTI1 #7 TIM0_CDTI2 #6 TIM1_CC0 #11 TIM1_CC1 #10 TIM1_CC2 #9 TIM1_CC3 #8 LE- TIM0_OUT0 #11 LETIM0_OUT1 #10 PCNT0_S0IN #11 PCNT0_S1IN #10            | US0_TX #11 US0_RX #10 US0_CLK #9 US0_CS #8 US0_CTS #7 US0_RTS #6 US1_TX #11 US1_RX #10 US1_CLK #9 US1_CS #8 US1_CTS #7 US1_RTS #6 LEU0_TX #11 LEU0_RX #10 I2C0_SDA #11 I2C0_SCL #10                                                | FRC_DCLK #11 FRC_DOUT #10 FRC_DFRAME #9 MODEM_DCLK #11 MODEM_DIN #10 MO- DEM_DOUT #9 MODEM_ANT0 #8 MODEM_ANT1 #7   | CMU_CLK0 #2<br>PRS_CH0 #8<br>PRS_CH9 #11<br>PRS_CH10 #0<br>PRS_CH11 #5<br>ACMP0_O #11<br>ACMP1_O #11 |
| 34    | PC7      | BUSAY [ADC0: APORT1YCH7 ACMP0: APORT1YCH7 ACMP1: APORT1YCH7] BUSBX [ADC0: APORT2XCH7 ACMP0: APORT2XCH7 ACMP1: APORT2XCH7                           | TIM0_CC0 #12 TIM0_CC1 #11 TIM0_CC2 #10 TIM0_CDTI0 #9 TIM0_CDTI1 #8 TIM0_CDTI2 #7 TIM1_CC0 #12 TIM1_CC1 #11 TIM1_CC2 #10 TIM1_CC3 #9 LE- TIM0_OUT0 #12 LETIM0_OUT1 #11 PCNT0_S0IN #12 PCNT0_S1IN #11          | US0_TX #12<br>US0_RX #11<br>US0_CLK #10<br>US0_CS #9<br>US0_CTS #8<br>US0_RTS #7<br>US1_TX #12<br>US1_RX #11<br>US1_CLK #10<br>US1_CS #9<br>US1_CTS #8<br>US1_RTS #7<br>LEU0_TX #12<br>LEU0_RX #11<br>I2C0_SDA #12<br>I2C0_SCL #11 | FRC_DCLK #12 FRC_DOUT #11 FRC_DFRAME #10 MODEM_DCLK #12 MODEM_DIN #11 MO- DEM_DOUT #10 MODEM_ANT0 #9 MODEM_ANT1 #8 | CMU_CLK1 #2<br>PRS_CH0 #9<br>PRS_CH9 #12<br>PRS_CH10 #1<br>PRS_CH11 #0<br>ACMP0_O #12<br>ACMP1_O #12 |

|       |          |                                                                                                                                | Pin Altern                                                                                                                                                                                              | nate Functionality / [                                                                                                                                                                                                               | Description                                                                                                            |                                                                                                  |
|-------|----------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| Pin # | Pin Name | Analog                                                                                                                         | Timers                                                                                                                                                                                                  | Communication                                                                                                                                                                                                                        | Radio                                                                                                                  | Other                                                                                            |
| 35    | PC8      | BUSAX [ADC0: APORT1XCH8 ACMP0: APORT1XCH8 ACMP1: APORT1XCH8] BUSBY [ADC0: APORT2YCH8 ACMP0: APORT2YCH8 ACMP1: APORT2YCH8       | TIM0_CC0 #13 TIM0_CC1 #12 TIM0_CC2 #11 TIM0_CDTI0 #10 TIM0_CDTI1 #9 TIM0_CDTI2 #8 TIM1_CC0 #13 TIM1_CC1 #12 TIM1_CC2 #11 TIM1_CC3 #10 LE- TIM0_OUT0 #13 LETIM0_OUT1 #12 PCNT0_S0IN #13 PCNT0_S1IN #12   | US0_TX #13<br>US0_RX #12<br>US0_CLK #11<br>US0_CS #10<br>US0_CTS #9<br>US0_RTS #8<br>US1_TX #13<br>US1_RX #12<br>US1_CLK #11<br>US1_CS #10<br>US1_CTS #9<br>US1_RTS #8<br>LEU0_TX #13<br>LEU0_RX #12<br>I2C0_SDA #13<br>I2C0_SCL #12 | FRC_DCLK #13 FRC_DOUT #12 FRC_DFRAME #11 MODEM_DCLK #13 MODEM_DIN #12 MO- DEM_DOUT #11 MODEM_ANT0 #10 MO- DEM_ANT1 #9  | PRS_CH0 #10<br>PRS_CH9 #13<br>PRS_CH10 #2<br>PRS_CH11 #1<br>ACMP0_O #13<br>ACMP1_O #13           |
| 36    | PC9      | BUSAY [ADC0: APORT1YCH9 ACMP0: APORT1YCH9 ACMP1: APORT1YCH9] BUSBX [ADC0: APORT2XCH9 ACMP0: APORT2XCH9 ACMP1: APORT2XCH9       | TIM0_CC0 #14 TIM0_CC1 #13 TIM0_CC2 #12 TIM0_CDTI0 #11 TIM0_CDTI1 #10 TIM0_CDTI2 #9 TIM1_CC0 #14 TIM1_CC1 #13 TIM1_CC2 #12 TIM1_CC3 #11 LE- TIM0_OUT0 #14 LETIM0_OUT1 #13 PCNT0_S0IN #14 PCNT0_S1IN #13  | US0_TX #14 US0_RX #13 US0_CLK #12 US0_CS #11 US0_CTS #10 US0_RTS #9 US1_TX #14 US1_RX #13 US1_CLK #12 US1_CS #11 US1_CTS #10 US1_RTS #9 LEU0_TX #14 LEU0_RX #13 I2C0_SDA #14 I2C0_SCL #13                                            | FRC_DCLK #14 FRC_DOUT #13 FRC_DFRAME #12 MODEM_DCLK #14 MODEM_DIN #13 MO- DEM_DOUT #12 MODEM_ANT0 #11 MO- DEM_ANT1 #10 | PRS_CH0 #11 PRS_CH9 #14 PRS_CH10 #3 PRS_CH11 #2 ACMP0_O #14 ACMP1_O #14                          |
| 37    | PC10     | BUSAX [ADC0: APORT1XCH10 ACMP0: APORT1XCH10 ACMP1: APORT1XCH10] BUSBY [ADC0: APORT2YCH10 ACMP0: APORT2YCH10 ACMP1: APORT2YCH10 | TIM0_CC0 #15 TIM0_CC1 #14 TIM0_CC2 #13 TIM0_CDTI0 #12 TIM0_CDTI1 #11 TIM0_CDTI2 #10 TIM1_CC0 #15 TIM1_CC1 #14 TIM1_CC2 #13 TIM1_CC3 #12 LE- TIM0_OUT0 #15 LETIM0_OUT1 #14 PCNT0_S0IN #15 PCNT0_S1IN #14 | US0_TX #15 US0_RX #14 US0_CLK #13 US0_CS #12 US0_CTS #11 US0_RTS #10 US1_TX #15 US1_RX #14 US1_CLK #13 US1_CS #12 US1_CTS #11 US1_RTS #10 LEU0_TX #15 LEU0_RX #14 I2C0_SDA #15 I2C0_SCL #14                                          | FRC_DCLK #15 FRC_DOUT #14 FRC_DFRAME #13 MODEM_DCLK #15 MODEM_DIN #14 MO- DEM_DOUT #13 MODEM_ANT0 #12 MO- DEM_ANT1 #11 | CMU_CLK1 #3 PRS_CH0 #12 PRS_CH9 #15 PRS_CH10 #4 PRS_CH11 #3 ACMP0_O #15 ACMP1_O #15 GPIO_EM4WU12 |

|       |          | Pin Alternate Functionality / Description                                                                                      |                                                                                                                                                                                                         |                                                                                                                                                                                                                                          |                                                                                                                        |                                                                                                                     |  |  |  |  |  |
|-------|----------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin # | Pin Name | Analog                                                                                                                         | Timers                                                                                                                                                                                                  | Communication                                                                                                                                                                                                                            | Radio                                                                                                                  | Other                                                                                                               |  |  |  |  |  |
| 38    | PC11     | BUSAY [ADC0: APORT1YCH11 ACMP0: APORT1YCH11 ACMP1: APORT1YCH11] BUSBX [ADC0: APORT2XCH11 ACMP0: APORT2XCH11 ACMP1: APORT2XCH11 | TIM0_CC0 #16 TIM0_CC1 #15 TIM0_CC2 #14 TIM0_CDTI0 #13 TIM0_CDTI1 #12 TIM0_CDTI2 #11 TIM1_CC0 #16 TIM1_CC1 #15 TIM1_CC2 #14 TIM1_CC3 #13 LE- TIM0_OUT0 #16 LETIM0_OUT1 #15 PCNT0_S0IN #16 PCNT0_S1IN #15 | US0_TX #16<br>US0_RX #15<br>US0_CLK #14<br>US0_CS #13<br>US0_CTS #12<br>US0_RTS #11<br>US1_TX #16<br>US1_RX #15<br>US1_CLK #14<br>US1_CS #13<br>US1_CTS #12<br>US1_RTS #11<br>LEU0_TX #16<br>LEU0_RX #15<br>I2C0_SDA #16<br>I2C0_SCL #15 | FRC_DCLK #16 FRC_DOUT #15 FRC_DFRAME #14 MODEM_DCLK #16 MODEM_DIN #15 MO- DEM_DOUT #14 MODEM_ANT0 #13 MO- DEM_ANT1 #12 | CMU_CLK0 #3<br>PRS_CH0 #13<br>PRS_CH9 #16<br>PRS_CH10 #5<br>PRS_CH11 #4<br>ACMP0_O #16<br>ACMP1_O #16<br>DBG_SWO #3 |  |  |  |  |  |
| 39    | PF0      | BUSAX [ADC0: APORT1XCH16 ACMP0: APORT1XCH16 ACMP1: APORT1XCH16] BUSBY [ADC0: APORT2YCH16 ACMP0: APORT2YCH16 ACMP1: APORT2YCH16 | TIMO_CC0 #24 TIMO_CC1 #23 TIMO_CC2 #22 TIMO_CDTI0 #21 TIMO_CDTI1 #20 TIMO_CDTI2 #19 TIM1_CC0 #24 TIM1_CC1 #23 TIM1_CC2 #22 TIM1_CC3 #21 LE- TIM0_OUT0 #24 LETIM0_OUT1 #23 PCNT0_S0IN #24 PCNT0_S1IN #23 | US0_TX #24<br>US0_RX #23<br>US0_CLK #22<br>US0_CS #21<br>US0_CTS #20<br>US0_RTS #19<br>US1_TX #24<br>US1_RX #23<br>US1_CLK #22<br>US1_CS #21<br>US1_CTS #20<br>US1_RTS #19<br>LEU0_TX #24<br>LEU0_RX #23<br>I2C0_SDA #24<br>I2C0_SCL #23 | FRC_DCLK #24 FRC_DOUT #23 FRC_DFRAME #22 MODEM_DCLK #24 MODEM_DIN #23 MO- DEM_DOUT #22 MODEM_ANT0 #21 MO- DEM_ANT1 #20 | PRS_CH0 #0 PRS_CH1 #7 PRS_CH2 #6 PRS_CH3 #5 ACMP0_O #24 ACMP1_O #24 DBG_SWCLKTCK #0                                 |  |  |  |  |  |
| 40    | PF1      | BUSAY [ADC0: APORT1YCH17 ACMP0: APORT1YCH17 ACMP1: APORT1YCH17] BUSBX [ADC0: APORT2XCH17 ACMP0: APORT2XCH17 ACMP1: APORT2XCH17 | TIM0_CC0 #25 TIM0_CC1 #24 TIM0_CC2 #23 TIM0_CDTI0 #22 TIM0_CDTI1 #21 TIM0_CDTI2 #20 TIM1_CC0 #25 TIM1_CC1 #24 TIM1_CC2 #23 TIM1_CC3 #22 LE- TIM0_OUT0 #25 LETIM0_OUT1 #24 PCNT0_S0IN #25 PCNT0_S1IN #24 | US0_TX #25<br>US0_RX #24<br>US0_CLK #23<br>US0_CS #22<br>US0_CTS #21<br>US0_RTS #20<br>US1_TX #25<br>US1_RX #24<br>US1_CLK #23<br>US1_CS #22<br>US1_CTS #21<br>US1_RTS #20<br>LEU0_TX #25<br>LEU0_RX #24<br>I2C0_SDA #25<br>I2C0_SCL #24 | FRC_DCLK #25 FRC_DOUT #24 FRC_DFRAME #23 MODEM_DCLK #25 MODEM_DIN #24 MO- DEM_DOUT #23 MODEM_ANT0 #22 MO- DEM_ANT1 #21 | PRS_CH0 #1 PRS_CH1 #0 PRS_CH2 #7 PRS_CH3 #6 ACMP0_O #25 ACMP1_O #25 DBG_SWDIOTMS #0                                 |  |  |  |  |  |

|       |          |                                                                                                                                 | Pin Alterr                                                                                                                                                                                              | nate Functionality / [                                                                                                                                                                                                                   | Description                                                                                                                                       |                                                                                                                   |
|-------|----------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| Pin # | Pin Name | Analog                                                                                                                          | Timers                                                                                                                                                                                                  | Communication                                                                                                                                                                                                                            | Radio                                                                                                                                             | Other                                                                                                             |
| 41    | PF2      | BUSAX [ADC0: APORT1XCH18 ACMP0: APORT1XCH18 ACMP1: APORT1XCH18] BUSBY [ADC0: APORT2YCH18 ACMP0: APORT2YCH18 ACMP1: APORT2YCH18  | TIM0_CC0 #26 TIM0_CC1 #25 TIM0_CC2 #24 TIM0_CDTI0 #23 TIM0_CDTI1 #22 TIM0_CDTI2 #21 TIM1_CC0 #26 TIM1_CC1 #25 TIM1_CC2 #24 TIM1_CC3 #23 LE- TIM0_OUT0 #26 LETIM0_OUT1 #25 PCNT0_S0IN #26 PCNT0_S1IN #25 | US0_TX #26<br>US0_RX #25<br>US0_CLK #24<br>US0_CS #23<br>US0_CTS #22<br>US0_RTS #21<br>US1_TX #26<br>US1_RX #25<br>US1_CLK #24<br>US1_CS #23<br>US1_CTS #22<br>US1_RTS #21<br>LEU0_TX #26<br>LEU0_RX #25<br>I2C0_SDA #26<br>I2C0_SCL #25 | FRC_DCLK #26<br>FRC_DOUT #25<br>FRC_DFRAME #24<br>MODEM_DCLK<br>#26 MODEM_DIN<br>#25 MO-<br>DEM_DOUT #24<br>MODEM_ANT0<br>#23 MO-<br>DEM_ANT1 #22 | CMU_CLK0 #6 PRS_CH0 #2 PRS_CH1 #1 PRS_CH2 #0 PRS_CH3 #7 ACMP0_O #26 ACMP1_O #26 DBG_TDO #0 DBG_SWO #0 GPIO_EM4WU0 |
| 42    | PF3      | BUSAY [ADC0: APORT1YCH19 ACMP0: APORT1YCH19 ACMP1: APORT1YCH19] BUSBX [ADC0: APORT2XCH19 ACMP0: APORT2XCH19 ACMP1: APORT2XCH19  | TIM0_CC0 #27 TIM0_CC1 #26 TIM0_CC2 #25 TIM0_CDTI0 #24 TIM0_CDTI1 #23 TIM0_CDTI2 #22 TIM1_CC0 #27 TIM1_CC1 #26 TIM1_CC2 #25 TIM1_CC3 #24 LE- TIM0_OUT0 #27 LETIM0_OUT1 #26 PCNT0_S0IN #27 PCNT0_S1IN #26 | US0_TX #27<br>US0_RX #26<br>US0_CLK #25<br>US0_CS #24<br>US0_CTS #23<br>US0_RTS #22<br>US1_TX #27<br>US1_RX #26<br>US1_CLK #25<br>US1_CS #24<br>US1_CTS #23<br>US1_RTS #22<br>LEU0_TX #27<br>LEU0_RX #26<br>I2C0_SDA #27<br>I2C0_SCL #26 | FRC_DCLK #27 FRC_DOUT #26 FRC_DFRAME #25 MODEM_DCLK #27 MODEM_DIN #26 MO- DEM_DOUT #25 MODEM_ANT0 #24 MO- DEM_ANT1 #23                            | CMU_CLK1 #6 PRS_CH0 #3 PRS_CH1 #2 PRS_CH2 #1 PRS_CH3 #0 ACMP0_O #27 ACMP1_O #27 DBG_TDI #0                        |
| 43    | PF4      | BUSAX [ADC0: APORT1XCH20 ACMP0: APORT1XCH20 ACMP1: APORT1XCH20] BUSBY [ADC0: APORT2YCH20 ACMP0: APORT2YCH20 ACMP1: APORT2YCH20] | TIM0_CC0 #28 TIM0_CC1 #27 TIM0_CC2 #26 TIM0_CDTI0 #25 TIM0_CDTI1 #24 TIM0_CDTI2 #23 TIM1_CC0 #28 TIM1_CC1 #27 TIM1_CC2 #26 TIM1_CC3 #25 LE- TIM0_OUT0 #28 LETIM0_OUT1 #27 PCNT0_S0IN #28 PCNT0_S1IN #27 | US0_TX #28<br>US0_RX #27<br>US0_CLK #26<br>US0_CS #25<br>US0_CTS #24<br>US0_RTS #23<br>US1_TX #28<br>US1_RX #27<br>US1_CLK #26<br>US1_CS #25<br>US1_CTS #24<br>US1_RTS #23<br>LEU0_TX #28<br>LEU0_RX #27<br>I2C0_SDA #28<br>I2C0_SCL #27 | FRC_DCLK #28 FRC_DOUT #27 FRC_DFRAME #26 MODEM_DCLK #28 MODEM_DIN #27 MO- DEM_DOUT #26 MODEM_ANT0 #25 MO- DEM_ANT1 #24                            | PRS_CH0 #4<br>PRS_CH1 #3<br>PRS_CH2 #2<br>PRS_CH3 #1<br>ACMP0_O #28<br>ACMP1_O #28                                |

|       |          |                                                                                                                                                    | Pin Alterr                                                                                                                                                                                              | ate Functionality / [                                                                                                                                                                                                                    | Description                                                                                                                                       |                                                                                                                  |
|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Pin # | Pin Name | Analog                                                                                                                                             | Timers                                                                                                                                                                                                  | Communication                                                                                                                                                                                                                            | Radio                                                                                                                                             | Other                                                                                                            |
| 44    | PF5      | BUSAY [ADC0: APORT1YCH21 ACMP0: APORT1YCH21 ACMP1: APORT1YCH21] BUSBX [ADC0: APORT2XCH21 ACMP0: APORT2XCH21 ACMP1: APORT2XCH21 ACMP1: APORT2XCH21] | TIM0_CC0 #29 TIM0_CC1 #28 TIM0_CC2 #27 TIM0_CDTI0 #26 TIM0_CDTI1 #25 TIM0_CDTI2 #24 TIM1_CC0 #29 TIM1_CC1 #28 TIM1_CC2 #27 TIM1_CC3 #26 LE- TIM0_OUT0 #29 LETIM0_OUT1 #28 PCNT0_S0IN #29 PCNT0_S1IN #28 | US0_TX #29<br>US0_RX #28<br>US0_CLK #27<br>US0_CS #26<br>US0_CTS #25<br>US0_RTS #24<br>US1_TX #29<br>US1_RX #28<br>US1_CLK #27<br>US1_CS #26<br>US1_CTS #25<br>US1_RTS #24<br>LEU0_TX #29<br>LEU0_RX #28<br>I2C0_SDA #29<br>I2C0_SCL #28 | FRC_DCLK #29 FRC_DOUT #28 FRC_DFRAME #27 MODEM_DCLK #29 MODEM_DIN #28 MO- DEM_DOUT #27 MODEM_ANT0 #26 MO- DEM_ANT1 #25                            | PRS_CH0 #5<br>PRS_CH1 #4<br>PRS_CH2 #3<br>PRS_CH3 #2<br>ACMP0_O #29<br>ACMP1_O #29                               |
| 45    | PF6      | BUSAX [ADC0: APORT1XCH22 ACMP0: APORT1XCH22 ACMP1: APORT1XCH22] BUSBY [ADC0: APORT2YCH22 ACMP0: APORT2YCH22 ACMP1: APORT2YCH22 ACMP1: APORT2YCH22] | TIMO_CC0 #30 TIMO_CC1 #29 TIMO_CC2 #28 TIMO_CDTI0 #27 TIMO_CDTI1 #26 TIMO_CDTI2 #25 TIM1_CC0 #30 TIM1_CC1 #29 TIM1_CC2 #28 TIM1_CC3 #27 LE- TIM0_OUT0 #30 LETIMO_OUT1 #29 PCNT0_S0IN #30 PCNT0_S1IN #29 | US0_TX #30<br>US0_RX #29<br>US0_CLK #28<br>US0_CS #27<br>US0_CTS #26<br>US0_RTS #25<br>US1_TX #30<br>US1_RX #29<br>US1_CLK #28<br>US1_CS #27<br>US1_CTS #26<br>US1_RTS #25<br>LEU0_TX #30<br>LEU0_RX #29<br>I2C0_SDA #30<br>I2C0_SCL #29 | FRC_DCLK #30<br>FRC_DOUT #29<br>FRC_DFRAME #28<br>MODEM_DCLK<br>#30 MODEM_DIN<br>#29 MO-<br>DEM_DOUT #28<br>MODEM_ANT0<br>#27 MO-<br>DEM_ANT1 #26 | CMU_CLK1 #7 PRS_CH0 #6 PRS_CH1 #5 PRS_CH2 #4 PRS_CH3 #3 ACMP0_O #30 ACMP1_O #30                                  |
| 46    | PF7      | BUSAY [ADC0: APORT1YCH23 ACMP0: APORT1YCH23 ACMP1: APORT1YCH23] BUSBX [ADC0: APORT2XCH23 ACMP0: APORT2XCH23 ACMP1: APORT2XCH23 ACMP1: APORT2XCH23] | TIM0_CC0 #31 TIM0_CC1 #30 TIM0_CC2 #29 TIM0_CDTI0 #28 TIM0_CDTI1 #27 TIM0_CDTI2 #26 TIM1_CC0 #31 TIM1_CC1 #30 TIM1_CC2 #29 TIM1_CC3 #28 LE- TIM0_OUT0 #31 LETIM0_OUT1 #30 PCNT0_S0IN #31 PCNT0_S1IN #30 | US0_TX #31<br>US0_RX #30<br>US0_CLK #29<br>US0_CS #28<br>US0_CTS #27<br>US0_RTS #26<br>US1_TX #31<br>US1_RX #30<br>US1_CLK #29<br>US1_CS #28<br>US1_CTS #27<br>US1_RTS #26<br>LEU0_TX #31<br>LEU0_RX #30<br>I2C0_SDA #31<br>I2C0_SCL #30 | FRC_DCLK #31 FRC_DOUT #30 FRC_DFRAME #29 MODEM_DCLK #31 MODEM_DIN #30 MO- DEM_DOUT #29 MODEM_ANT0 #28 MO- DEM_ANT1 #27                            | CMU_CLK0 #7<br>PRS_CH0 #7<br>PRS_CH1 #6<br>PRS_CH2 #5<br>PRS_CH3 #4<br>ACMP0_O #31<br>ACMP1_O #31<br>GPIO_EM4WU1 |

### 7.1.1 GPIO Overview

The GPIO pins are organized as 16-bit ports indicated by letters A through F, and the individual pins on each port are indicated by a number from 15 down to 0.

Table 7.2. GPIO Pinout

| Port   | Pin<br>15                 | Pin<br>14                 | Pin<br>13                 | Pin<br>12              | Pin<br>11                 | Pin<br>10    | Pin<br>9    | Pin<br>8    | Pin<br>7    | Pin<br>6    | Pin<br>5    | Pin<br>4    | Pin<br>3    | Pin<br>2    | Pin<br>1    | Pin<br>0    |
|--------|---------------------------|---------------------------|---------------------------|------------------------|---------------------------|--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Port A | -                         | -                         | -                         | -                      | -                         | -            | -           | -           | -           | -           | PA5<br>(5V) | PA4<br>(5V) | PA3<br>(5V) | PA2<br>(5V) | PA1         | PA0         |
| Port B |                           |                           | PB13<br><sup>2</sup> (5V) | PB12 <sup>2</sup> (5V) | PB11<br><sup>2</sup> (5V) | -            | -           | -           | -           | -           | -           | -           | -           |             | -           | -           |
| Port C | -                         | -                         | -                         | -                      | PC11<br>(5V)              | PC10<br>(5V) | PC9<br>(5V) | PC8<br>(5V) | PC7<br>(5V) | PC6<br>(5V) | -           | -           | -           | -           | -           | -           |
| Port D | PD15<br><sup>2</sup> (5V) | PD14<br><sup>2</sup> (5V) | PD13<br><sup>2</sup> (5V) | PD12<br>(5V)           | PD11<br>(5V)              | PD10<br>(5V) | PD9<br>(5V) | -           | -           | -           | -           | -           | -           | -           | -           | -           |
| Port F | -                         | -                         | -                         | -                      | -                         | -            | -           | -           | PF7<br>(5V) | PF6<br>(5V) | PF5<br>(5V) | PF4<br>(5V) | PF3<br>(5V) | PF2<br>(5V) | PF1<br>(5V) | PF0<br>(5V) |

# Note:

- 1. GPIO with 5V compatibility are indicated by (5V)
- 2. Pins PA2, PA3, PA4, PB11, PB12, PD13, PD14 and PD15 will not be 5V compatible on all future devices.

In order to preserve upgrade options with full hardware compatibility, do not use the pins listed in Note 2 with 5V domains.

# 7.2 Alternate Functionality Pinout

A wide selection of alternate functionality is available for multiplexing to various pins. The following table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings.

**Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0.

Table 7.3. Alternate functionality overview

| Alternate     |                                      |                                        |                    | LOCA                                      | ATION                                       |                                              |                                          |                                          |                                                                                                                                                                                  |
|---------------|--------------------------------------|----------------------------------------|--------------------|-------------------------------------------|---------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3                                | 4 - 7                                  | 8 - 11             | 12 - 15                                   | 16 - 19                                     | 20 - 23                                      | 24 - 27                                  | 28 - 31                                  | Description                                                                                                                                                                      |
| ACMP0_O       | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Analog comparator<br>ACMP0, digital out-<br>put.                                                                                                                                 |
| ACMP1_O       | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Analog comparator<br>ACMP1, digital out-<br>put.                                                                                                                                 |
| ADC0_EXTN     | 0: PA0                               |                                        |                    |                                           |                                             |                                              |                                          |                                          | Analog to digital<br>converter ADC0 ex-<br>ternal reference in-<br>put negative pin                                                                                              |
| ADC0_EXTP     | 0: PA1                               |                                        |                    |                                           |                                             |                                              |                                          |                                          | Analog to digital<br>converter ADC0 ex-<br>ternal reference in-<br>put positive pin                                                                                              |
| CMU_CLK0      | 0: PA1<br>2: PC6<br>3: PC11          | 4: PD9<br>5: PD14<br>6: PF2<br>7: PF7  |                    |                                           |                                             |                                              |                                          |                                          | Clock Management<br>Unit, clock output<br>number 0.                                                                                                                              |
| CMU_CLK1      | 0: PA0<br>2: PC7<br>3: PC10          | 4: PD10<br>5: PD15<br>6: PF3<br>7: PF6 |                    |                                           |                                             |                                              |                                          |                                          | Clock Management<br>Unit, clock output<br>number 1.                                                                                                                              |
| DBG_SWCLKTCK  | 0: PF0                               |                                        |                    |                                           |                                             |                                              |                                          |                                          | Debug-interface<br>Serial Wire clock<br>input and JTAG<br>Test Clock.<br>Note that this func-<br>tion is enabled to<br>the pin out of reset,<br>and has a built-in<br>pull down. |
| DBG_SWDIOTMS  | 0: PF1                               |                                        |                    |                                           |                                             |                                              |                                          |                                          | Debug-interface Serial Wire data input / output and JTAG Test Mode Select.  Note that this function is enabled to the pin out of reset, and has a built-in pull up.              |

| Alternate     |                                      |                                         |                              | LOCA                                       | ATION                                        |                                              |                                          |                                          |                                                                                                 |
|---------------|--------------------------------------|-----------------------------------------|------------------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3                                | 4 - 7                                   | 8 - 11                       | 12 - 15                                    | 16 - 19                                      | 20 - 23                                      | 24 - 27                                  | 28 - 31                                  | Description                                                                                     |
|               | 0: PF2                               |                                         |                              |                                            |                                              |                                              |                                          |                                          | Debug-interface<br>Serial Wire viewer<br>Output.                                                |
| DBG_SWO       | 1: PB13<br>2: PD15<br>3: PC11        |                                         |                              |                                            |                                              |                                              |                                          |                                          | Note that this function is not enabled after reset, and must be enabled by software to be used. |
|               |                                      |                                         |                              |                                            |                                              |                                              |                                          |                                          | Debug-interface<br>JTAG Test Data In.                                                           |
| DBG_TDI       | 0: PF3                               |                                         |                              |                                            |                                              |                                              |                                          |                                          | Note that this function is enabled to pin out of reset, and has a built-in pull up.             |
| DBG_TDO       | 0: PF2                               |                                         |                              |                                            |                                              |                                              |                                          |                                          | Debug-interface<br>JTAG Test Data<br>Out.                                                       |
| DBG_1BC       | 0.112                                |                                         |                              |                                            |                                              |                                              |                                          |                                          | Note that this function is enabled to pin out of reset.                                         |
| FRC_DCLK      | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>11: PC6           | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10  | 16: PC11<br>18: PD10<br>19: PD11             | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Frame Controller,<br>Data Sniffer Clock.                                                        |
| FRC_DFRAME    | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5 | 4: PB11<br>5: PB12<br>6: PB13           | 9: PC6<br>10: PC7<br>11: PC8 | 12: PC9<br>13: PC10<br>14: PC11            | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1   | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5 | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | Frame Controller,<br>Data Sniffer Frame<br>active                                               |
| FRC_DOUT      | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 10: PC6<br>11: PC7           | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 17: PD10<br>18: PD11<br>19:PD12              | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Frame Controller,<br>Data Sniffer Out-<br>put.                                                  |
| GPIO_EM4WU0   | 0: PF2                               |                                         |                              |                                            |                                              |                                              |                                          |                                          | Pin can be used to wake the system up from EM4                                                  |
| GPIO_EM4WU1   | 0: PF7                               |                                         |                              |                                            |                                              |                                              |                                          |                                          | Pin can be used to wake the system up from EM4                                                  |
| GPIO_EM4WU4   | 0: PD14                              |                                         |                              |                                            |                                              |                                              |                                          |                                          | Pin can be used to wake the system up from EM4                                                  |
| GPIO_EM4WU8   | 0: PA3                               |                                         |                              |                                            |                                              |                                              |                                          |                                          | Pin can be used to wake the system up from EM4                                                  |
| GPIO_EM4WU9   | 0: PB13                              |                                         |                              |                                            |                                              |                                              |                                          |                                          | Pin can be used to wake the system up from EM4                                                  |

| Alternate     |                                        |                                         |                                         |                                            |                                              |                                              |                                          |                                          |                                                                                                 |
|---------------|----------------------------------------|-----------------------------------------|-----------------------------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3                                  | 4 - 7                                   | 8 - 11                                  | 12 - 15                                    | 16 - 19                                      | 20 - 23                                      | 24 - 27                                  | 28 - 31                                  | Description                                                                                     |
| GPIO_EM4WU12  | 0: PC10                                |                                         |                                         |                                            |                                              |                                              |                                          |                                          | Pin can be used to wake the system up from EM4                                                  |
| 12C0_SCL      | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4   | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 10: PC6<br>11: PC7                      | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | I2C0 Serial Clock<br>Line input / output.                                                       |
| 12C0_SDA      | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3   | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>11: PC6                      | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10  | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11  | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | I2C0 Serial Data input / output.                                                                |
| LETIMO_OUTO   | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3   | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>11: PC6                      | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11  | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Low Energy Timer<br>LETIM0, output<br>channel 0.                                                |
| LETIMO_OUT1   | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4   | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 10: PC6<br>11: PC7                      | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Low Energy Timer<br>LETIM0, output<br>channel 1.                                                |
| LEU0_RX       | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4   | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 10: PC6<br>11: PC7                      | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | LEUART0 Receive input.                                                                          |
| LEU0_TX       | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3   | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>11: PC6                      | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10  | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11  | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | LEUART0 Transmit<br>output. Also used<br>as receive input in<br>half duplex commu-<br>nication. |
| LFXTAL_N      |                                        |                                         |                                         |                                            |                                              |                                              |                                          |                                          | Connected internally to a Low Frequency Crystal (32.768 kHz). Leave unconnected externally.     |
| LFXTAL_P      |                                        |                                         |                                         |                                            |                                              |                                              |                                          |                                          | Connected internally to a Low Frequency Crystal (32.768 kHz). Leave unconnected externally.     |
| MODEM_ANT0    | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11  | 4: PB12<br>5: PB13                      | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9  | 12: PC10<br>13: PC11<br>15: PD10           | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2    | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6 | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | MODEM antenna control output 0, used for antenna diversity.                                     |
| MODEM_ANT1    | 0: PA4<br>1: PA5<br>2: PB11<br>3: PB12 | 4: PB13<br>7: PC6                       | 8: PC7<br>9: PC8<br>10: PC9<br>11: PC11 | 12: PC11<br>14: PD10<br>15: PD11           | 16: PD12<br>17: PD13<br>18: PD14<br>19: PD15 | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3     | 24: PF4<br>25: PF5<br>26: PF6<br>27: PF7 | 28: PA0<br>29: PA1<br>30: PA2<br>31: PA3 | MODEM antenna<br>control output 1,<br>used for antenna<br>diversity.                            |

| Alternate     |                                          |                                         |                                           | LOCA                                         | ATION                                        |                                              |                                          |                                          |                                                  |
|---------------|------------------------------------------|-----------------------------------------|-------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|--------------------------------------------------|
| Functionality | 0 - 3                                    | 4 - 7                                   | 8 - 11                                    | 12 - 15                                      | 16 - 19                                      | 20 - 23                                      | 24 - 27                                  | 28 - 31                                  | Description                                      |
| MODEM_DCLK    | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3     | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>11: PC6                        | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10    | 16: PC11<br>18: PD10<br>19: PD11             | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | MODEM data clock out.                            |
| MODEM_DIN     | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4     | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 10: PC6<br>11: PC7                        | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11   | 17: PD10<br>18: PD11<br>19: PD12             | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | MODEM data in.                                   |
| MODEM_DOUT    | 0: PA2<br>1: PA3<br>2: PA4<br>3:PA5      | 4: PB11<br>5: PB12<br>6: PB13           | 9: PC6<br>10: PC7<br>11: PC8              | 12: PC9<br>13: PC10<br>14: PC11              | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1   | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5 | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | MODEM data out.                                  |
| PCNT0_S0IN    | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3     | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>11: PC6                        | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10    | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11  | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Pulse Counter<br>PCNT0 input num-<br>ber 0.      |
| PCNT0_S1IN    | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4     | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 10: PC6<br>11: PC7                        | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11   | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Pulse Counter<br>PCNT0 input num-<br>ber 1.      |
| PRS_CH0       | 0: PF0<br>1: PF1<br>2: PF2<br>3: PF3     | 4: PF4<br>5: PF5<br>6: PF6<br>7: PF7    | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9    | 12: PC10<br>13: PC11                         |                                              |                                              |                                          |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 0. |
| PRS_CH1       | 0: PF1<br>1: PF2<br>2: PF3<br>3: PF4     | 4: PF5<br>5: PF6<br>6: PF7<br>7: PF0    |                                           |                                              |                                              |                                              |                                          |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 1. |
| PRS_CH2       | 0: PF2<br>1: PF3<br>2: PF4<br>3: PF5     | 4: PF6<br>5: PF7<br>6: PF0<br>7: PF1    |                                           |                                              |                                              |                                              |                                          |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 2. |
| PRS_CH3       | 0: PF3<br>1: PF4<br>2: PF5<br>3: PF6     | 4: PF7<br>5: PF0<br>6: PF1<br>7: PF2    | 8: PD9<br>9: PD10<br>10: PD11<br>11: PD12 | 12: PD13<br>13: PD14<br>14: PD15             |                                              |                                              |                                          |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 3. |
| PRS_CH4       | 0: PD9<br>1: PD10<br>2: PD11<br>3: PD12  | 4: PD13<br>5: PD14<br>6: PD15           |                                           |                                              |                                              |                                              |                                          |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 4. |
| PRS_CH5       | 0: PD10<br>1: PD11<br>2: PD12<br>3: PD13 | 4: PD14<br>5: PD15<br>6: PD9            |                                           |                                              |                                              |                                              |                                          |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 5. |
| PRS_CH6       | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3     | 4: PA4<br>5. PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>11: PD9                        | 12: PD10<br>13: PD11<br>14: PD12<br>15: PD13 | 16: PD14<br>17: PD15                         |                                              |                                          |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 6. |

| Alternate     |                                         |                                         |                                          |                                             |                                              |                                              |                                           |                                          |                                                              |
|---------------|-----------------------------------------|-----------------------------------------|------------------------------------------|---------------------------------------------|----------------------------------------------|----------------------------------------------|-------------------------------------------|------------------------------------------|--------------------------------------------------------------|
| Functionality | 0 - 3                                   | 4 - 7                                   | 8 - 11                                   | 12 - 15                                     | 16 - 19                                      | 20 - 23                                      | 24 - 27                                   | 28 - 31                                  | Description                                                  |
| PRS_CH7       | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4    | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 10: PA0                                  |                                             |                                              |                                              |                                           |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 7.             |
| PRS_CH8       | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5    | 4: PB11<br>5: PB12<br>6: PB13           | 9: PA0<br>10: PA1                        |                                             |                                              |                                              |                                           |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 8.             |
| PRS_CH9       | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11   | 4: PB12<br>5: PB13                      | 8: PA0<br>9: PA1<br>10: PA2<br>11: PC6   | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10   | 16: PC11                                     |                                              |                                           |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 9.             |
| PRS_CH10      | 0: PC6<br>1: PC7<br>2: PC8<br>3: PC9    | 4: PC10<br>5: PC11                      |                                          |                                             |                                              |                                              |                                           |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 10.            |
| PRS_CH11      | 0: PC7<br>1: PC8<br>2: PC9<br>3: PC10   | 4: PC11<br>5: PC6                       |                                          |                                             |                                              |                                              |                                           |                                          | Peripheral Reflex<br>System PRS, chan-<br>nel 11.            |
| TIM0_CC0      | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3    | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>11: PC6                       | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10   | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11  | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3  | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Timer 0 Capture<br>Compare input /<br>output channel 0.      |
| TIM0_CC1      | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4    | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 10: PC6<br>11: PC7                       | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11  | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF12<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Timer 0 Capture<br>Compare input /<br>output channel 1.      |
| TIM0_CC2      | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5    | 4: PB11<br>5: PB12<br>6: PB13           | 9: PC6<br>10: PC7<br>11: PC8             | 12: PC9<br>13: PC10<br>14: PC11<br>15: PD9  | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1   | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5  | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | Timer 0 Capture<br>Compare input /<br>output channel 2.      |
| TIM0_CDTI0    | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11   | 4: PB12<br>5: PB13                      | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9   | 12: PC10<br>13: PC11<br>14: PD9<br>15: PD10 | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2    | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6  | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | Timer 0 Complimentary Dead Time Insertion channel 0.         |
| TIM0_CDTI1    | 0: PA4<br>1: PA5<br>2: PB11<br>3: PB12  | 4: PB13<br>7: PC6                       | 8: PC7<br>9: PC8<br>10: PC9<br>11: PC10  | 12: PC11<br>13: PD9<br>14: PD10<br>15: PD11 | 16: PD12<br>17: PD13<br>18: PD14<br>19: PD15 | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3     | 24: PF4<br>25: PF5<br>26: PF6<br>27: PF7  | 28: PA0<br>29: PA1<br>30: PA2<br>31: PA3 | Timer 0 Compli-<br>mentary Dead Time<br>Insertion channel 1. |
| TIM0_CDTI2    | 0: PA5<br>1: PB11<br>2: PB12<br>3: PB13 | 6: PC6<br>7: PC7                        | 8: PC8<br>9: PC9<br>10: PC10<br>11: PC11 | 12: PD9<br>13: PD10<br>14: PD11<br>15: PD12 | 16: PD13<br>17: PD14<br>18: PD15<br>19: PF0  | 20: PF1<br>21: PF2<br>22: PF3<br>23: PF4     | 24: PF5<br>25: PF6<br>26: PF7<br>27: PA0  | 28: PA1<br>29: PA2<br>30: PA3<br>31: PA4 | Timer 0 Complimentary Dead Time Insertion channel 2.         |
| TIM1_CC0      | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3    | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>11: PC6                       | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10   | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11  | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3  | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Timer 1 Capture<br>Compare input /<br>output channel 0.      |

| Alternate     |                                         |                                         |                                          | LOCA                                        | ATION                                        |                                              |                                           |                                          |                                                                                                                                                                                    |
|---------------|-----------------------------------------|-----------------------------------------|------------------------------------------|---------------------------------------------|----------------------------------------------|----------------------------------------------|-------------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3                                   | 4 - 7                                   | 8 - 11                                   | 12 - 15                                     | 16 - 19                                      | 20 - 23                                      | 24 - 27                                   | 28 - 31                                  | Description                                                                                                                                                                        |
| TIM1_CC1      | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4    | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 10: PC6<br>11: PC7                       | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11  | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>225: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Timer 1 Capture<br>Compare input /<br>output channel 1.                                                                                                                            |
| TIM1_CC2      | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5    | 4: PB11<br>5: PB12<br>6: PB13           | 9: PC6<br>10: PC7<br>11: PC8             | 12: PC9<br>13: PC10<br>14: PC11<br>15: PD9  | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1   | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5  | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | Timer 1 Capture<br>Compare input /<br>output channel 2.                                                                                                                            |
| TIM1_CC3      | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11   | 4: PB12<br>5: PB13                      | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9   | 12: PC10<br>13: PC11<br>14: PD9<br>15: PD10 | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2    | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6  | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | Timer 1 Capture<br>Compare input /<br>output channel 3.                                                                                                                            |
| US0_CLK       | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5    | 4: PB11<br>5: PB12<br>6: PB13           | 9: PC6<br>10: PC7<br>11: PC8             | 12: PC9<br>13: PC10<br>14: PC11<br>15: PD9  | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1   | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5  | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | USART0 clock in-<br>put / output.                                                                                                                                                  |
| US0_CS        | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11   | 4: PB12<br>5: PB13                      | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9   | 12: PC10<br>13: PC11<br>14: PD9<br>15: PD10 | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2    | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6  | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | USART0 chip select input / output.                                                                                                                                                 |
| US0_CTS       | 0: PA4<br>1: PA5<br>2: PB11<br>3: PB12  | 4: PB13<br>7: PC6                       | 8: PC7<br>9: PC8<br>10: PC9<br>11: PC10  | 12: PC11<br>13: PD9<br>14: PD10<br>15: PD11 | 16: PD12<br>17: PD13<br>18: PD14<br>19: PD15 | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3     | 24: PF4<br>25: PF5<br>26: PF6<br>27: PF7  | 28: PA0<br>29: PA1<br>30: PA2<br>31: PA3 | USARTO Clear To<br>Send hardware<br>flow control input.                                                                                                                            |
| US0_RTS       | 0: PA5<br>1: PB11<br>2: PB12<br>3: PB13 | 6: PC6<br>7: PC7                        | 8: PC8<br>9: PC9<br>10: PC10<br>11: PC11 | 12: PD9<br>13: PD10<br>14: PD11<br>15: PD12 | 16: PD13<br>17: PD14<br>18: PD15<br>19: PF0  | 20: PF1<br>21: PF2<br>22: PF3<br>23: PF4     | 24: PF5<br>25: PF6<br>26: PF7<br>27: PA0  | 28: PA1<br>29: PA2<br>30: PA3<br>31: PA4 | USART0 Request<br>To Send hardware<br>flow control output.                                                                                                                         |
| US0_RX        | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4    | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 10: PC6<br>11: PC7                       | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11  | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4  | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | USARTO Asynchro-<br>nous Receive.  USARTO Synchro-<br>nous mode Master<br>Input / Slave Out-<br>put (MISO).                                                                        |
| US0_TX        | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3    | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>11: PC6                       | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10   | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11  | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3  | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | USARTO Asynchro-<br>nous Transmit. Al-<br>so used as receive<br>input in half duplex<br>communication.<br>USARTO Synchro-<br>nous mode Master<br>Output / Slave In-<br>put (MOSI). |
| US1_CLK       | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5    | 4: PB11<br>5: PB12<br>6: PB13           | 9: PC6<br>10: PC7<br>11: PC8             | 12: PC9<br>13: PC10<br>14: PC11<br>15: PD9  | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1   | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5  | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | USART1 clock in-<br>put / output.                                                                                                                                                  |
| US1_CS        | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11   | 4: PB12<br>5: PB13                      | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9   | 12: PC10<br>13: PC11<br>14: PD9<br>15: PD10 | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2    | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6  | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | USART1 chip se-<br>lect input / output.                                                                                                                                            |

| Alternate     |                                         |                                         |                                          | LOCA                                        | ATION                                        |                                              |                                          |                                          |                                                                                                                                                     |
|---------------|-----------------------------------------|-----------------------------------------|------------------------------------------|---------------------------------------------|----------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3                                   | 4 - 7                                   | 8 - 11                                   | 12 - 15                                     | 16 - 19                                      | 20 - 23                                      | 24 - 27                                  | 28 - 31                                  | Description                                                                                                                                         |
| US1_CTS       | 0: PA4<br>1: PA5<br>2: PB11<br>3: PB12  | 4: PB13<br>7: PC6                       | 8: PC7<br>9: PC8<br>10: PC9<br>11: PC10  | 12: PC11<br>13: PD9<br>14: PD10<br>15: PD11 | 16: PD12<br>17: PD13<br>18: PD14<br>19: PD15 | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3     | 24: PF4<br>25: PF5<br>26: PF6<br>27: PF7 | 28: PA0<br>29: PA1<br>30: PA2<br>31: PA3 | USART1 Clear To<br>Send hardware<br>flow control input.                                                                                             |
| US1_RTS       | 0: PA5<br>1: PB11<br>2: PB12<br>3: PB13 | 6: PC6<br>7: PC7                        | 8: PC8<br>9: PC9<br>10: PC10<br>11: PC11 | 12: PD9<br>13: PD10<br>14: PD11<br>15: PD12 | 16: PD13<br>17: PD14<br>18: PD15<br>19: PF0  | 20: PF1<br>21: PF2<br>22: PF3<br>23: PF4     | 24: PF5<br>25: PF6<br>26: PF7<br>27: PA0 | 28: PA1<br>29: PA2<br>30: PA3<br>31: PA4 | USART1 Request<br>To Send hardware<br>flow control output.                                                                                          |
| US1_RX        | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4    | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 10: PC6<br>11: PC7                       | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11  | 16: PD9<br>17: PD10<br>18: PD11<br>19: PD12  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0  | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | USART1 Asynchro-<br>nous Receive.  USART1 Synchro-<br>nous mode Master<br>Input / Slave Out-<br>put (MISO).                                         |
| US1_TX        | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3    | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12  | 8: PB13<br>11: PC6                       | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10   | 16: PC11<br>17: PD9<br>18: PD10<br>19: PD11  | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | USART1 Asynchronous Transmit. Also used as receive input in half duplex communication.  USART1 Synchronous mode Master Output / Slave Input (MOSI). |

# 7.3 Analog Port (APORT)

The Analog Port (APORT) is an infrastructure used to connect chip pins with on-chip analog clients such as analog comparators, ADCs, and DACs. The APORT consists of wires, switches, and control needed to configurably implement the routes. Please see the device Reference Manual for a complete description.



Figure 7.2. BGM121/BGM123 APORT

Table 7.4. APORT Client Map

| Analog Module | Analog Module Channel | Shared Bus | Pin  |
|---------------|-----------------------|------------|------|
| ACMP0         | APORT1XCH6            | BUSAX      | PC6  |
|               | APORT1XCH8            |            | PC8  |
|               | APORT1XCH10           |            | PC10 |
|               | APORT1XCH16           |            | PF0  |
|               | APORT1XCH18           |            | PF2  |
|               | APORT1XCH20           |            | PF4  |
|               | APORT1XCH22           |            | PF6  |
| ACMP0         | APORT1YCH7 BUSA       | BUSAY      | PC7  |
|               | APORT1YCH9            |            | PC9  |
|               | APORT1YCH11           |            | PC11 |
|               | APORT1YCH17           |            | PF1  |
|               | APORT1YCH19           |            | PF3  |
|               | APORT1YCH21           |            | PF5  |
|               | APORT1YCH23           |            | PF7  |
| ACMP0         | APORT2XCH7            | BUSBX      | PC7  |
|               | APORT2XCH9            |            | PC9  |
|               | APORT2XCH11           |            | PC11 |
|               | APORT2XCH17           |            | PF1  |
|               | APORT2XCH19           |            | PF3  |
|               | APORT2XCH21           |            | PF5  |
|               | APORT2XCH23           |            | PF7  |
| ACMP0         | APORT2YCH6            | BUSBY      | PC6  |
|               | APORT2YCH8            |            | PC8  |
|               | APORT2YCH10           |            | PC10 |
|               | APORT2YCH16           |            | PF0  |
|               | APORT2YCH18           |            | PF2  |
|               | APORT2YCH20           |            | PF4  |
|               | APORT2YCH22           |            | PF6  |

| Analog Module | Analog Module Channel | Shared Bus | Pin  |
|---------------|-----------------------|------------|------|
| ACMP0         | APORT3XCH2            | BUSCX      |      |
|               | APORT3XCH4            |            |      |
|               | APORT3XCH6            |            | PD14 |
|               | APORT3XCH8            |            | PA0  |
|               | APORT3XCH10           |            | PA2  |
|               | APORT3XCH12           |            | PA4  |
|               | APORT3XCH28           |            |      |
|               | APORT3XCH30           |            |      |
| ACMP0         | APORT3YCH3            | BUSCY      |      |
|               | APORT3YCH5            |            | PD13 |
|               | APORT3YCH7            |            | PD15 |
|               | APORT3YCH9            |            | PA1  |
|               | APORT3YCH11           |            | PA3  |
|               | APORT3YCH13           |            | PA5  |
|               | APORT3YCH27           |            | PB11 |
|               | APORT3YCH29           |            | PB13 |
|               | APORT3YCH31           |            |      |
| ACMP0         | APORT4XCH3            | BUSDX      |      |
|               | APORT4XCH5            |            | PD13 |
|               | APORT4XCH7            |            | PD15 |
|               | APORT4XCH9            |            | PA1  |
|               | APORT4XCH11           |            | PA3  |
|               | APORT4XCH13           |            | PA5  |
|               | APORT4XCH27           |            | PB11 |
|               | APORT4XCH29           |            | PB13 |
|               | APORT4XCH31           |            |      |
| ACMP0         | APORT4YCH2            | BUSDY      |      |
|               | APORT4YCH4            |            |      |
|               | APORT4YCH6            | 1          | PD14 |
|               | APORT4YCH8            |            | PA0  |
|               | APORT4YCH10           |            | PA2  |
|               | APORT4YCH12           | 1          | PA4  |
|               | APORT4YCH28           | -          |      |
|               | APORT4YCH30           |            |      |

| Analog Module | Analog Module Channel | Shared Bus | Pin  |
|---------------|-----------------------|------------|------|
| ACMP1         | APORT1XCH6            | BUSAX      | PC6  |
|               | APORT1XCH8            |            | PC8  |
|               | APORT1XCH10           |            | PC10 |
|               | APORT1XCH16           |            | PF0  |
|               | APORT1XCH18           |            | PF2  |
|               | APORT1XCH20           |            | PF4  |
|               | APORT1XCH22           |            | PF6  |
| ACMP1         | APORT1YCH7            | BUSAY      | PC7  |
|               | APORT1YCH9            |            | PC9  |
|               | APORT1YCH11           |            | PC11 |
|               | APORT1YCH17           |            | PF1  |
|               | APORT1YCH19           |            | PF3  |
|               | APORT1YCH21           |            | PF5  |
|               | APORT1YCH23           |            | PF7  |
| ACMP1         | APORT2XCH7            | BUSBX      | PC7  |
|               | APORT2XCH9            |            | PC9  |
|               | APORT2XCH11           |            | PC11 |
|               | APORT2XCH17           |            | PF1  |
|               | APORT2XCH19           |            | PF3  |
|               | APORT2XCH21           |            | PF5  |
|               | APORT2XCH23           |            | PF7  |
| ACMP1         | APORT2YCH6            | BUSBY      | PC6  |
|               | APORT2YCH8            |            | PC8  |
|               | APORT2YCH10           |            | PC10 |
|               | APORT2YCH16           |            | PF0  |
|               | APORT2YCH18           |            | PF2  |
|               | APORT2YCH20           |            | PF4  |
|               | APORT2YCH22           |            | PF6  |
| ACMP1         | APORT3XCH2            | BUSCX      |      |
|               | APORT3XCH4            |            |      |
|               | APORT3XCH6            |            | PD14 |
|               | APORT3XCH8            |            | PA0  |
|               | APORT3XCH10           |            | PA2  |
|               | APORT3XCH12           |            | PA4  |
|               | APORT3XCH28           |            |      |
|               | APORT3XCH30           |            |      |

| Analog Module | Analog Module Channel | Shared Bus | Pin  |
|---------------|-----------------------|------------|------|
| ACMP1         | APORT3YCH3            | BUSCY      |      |
|               | APORT3YCH5            |            | PD13 |
|               | APORT3YCH7            |            | PD15 |
|               | APORT3YCH9            |            | PA1  |
|               | APORT3YCH11           |            | PA3  |
|               | APORT3YCH13           |            | PA5  |
|               | APORT3YCH27           |            | PB11 |
|               | APORT3YCH29           |            | PB13 |
|               | APORT3YCH31           |            |      |
| ACMP1         | APORT4XCH3            | BUSDX      |      |
|               | APORT4XCH5            |            | PD13 |
|               | APORT4XCH7            |            | PD15 |
|               | APORT4XCH9            |            | PA1  |
|               | APORT4XCH11           |            | PA3  |
|               | APORT4XCH13           |            | PA5  |
|               | APORT4XCH27           |            | PB11 |
|               | APORT4XCH29           |            | PB13 |
|               | APORT4XCH31           |            |      |
| ACMP1         | APORT4YCH2            | BUSDY      |      |
|               | APORT4YCH4            |            |      |
|               | APORT4YCH6            |            | PD14 |
|               | APORT4YCH8            |            | PA0  |
|               | APORT4YCH10           |            | PA2  |
|               | APORT4YCH12           |            | PA4  |
|               | APORT4YCH28           |            |      |
|               | APORT4YCH30           |            |      |
| ADC0          | APORT1XCH6            | BUSAX      | PC6  |
|               | APORT1XCH8            | 1          | PC8  |
|               | APORT1XCH10           |            | PC10 |
|               | APORT1XCH16           |            | PF0  |
|               | APORT1XCH18           |            | PF2  |
|               | APORT1XCH20           |            | PF4  |
|               | APORT1XCH22           |            | PF6  |

| Analog Module | Analog Module Channel | Shared Bus | Pin  |
|---------------|-----------------------|------------|------|
| ADC0          | APORT1YCH7            | BUSAY      | PC7  |
|               | APORT1YCH9            |            | PC9  |
|               | APORT1YCH11           |            | PC11 |
|               | APORT1YCH17           |            | PF1  |
|               | APORT1YCH19           |            | PF3  |
|               | APORT1YCH21           |            | PF5  |
|               | APORT1YCH23           |            | PF7  |
| ADC0          | APORT2XCH7            | BUSBX      | PC7  |
|               | APORT2XCH9            |            | PC9  |
|               | APORT2XCH11           |            | PC11 |
|               | APORT2XCH17           |            | PF1  |
|               | APORT2XCH19           |            | PF3  |
|               | APORT2XCH21           |            | PF5  |
|               | APORT2XCH23           |            | PF7  |
| ADC0          | APORT2YCH6            | BUSBY      | PC6  |
|               | APORT2YCH8            |            | PC8  |
|               | APORT2YCH10           |            | PC10 |
|               | APORT2YCH16           |            | PF0  |
|               | APORT2YCH18           |            | PF2  |
|               | APORT2YCH20           |            | PF4  |
|               | APORT2YCH22           |            | PF6  |
| ADC0          | APORT3XCH2            | BUSCX      |      |
|               | APORT3XCH4            |            |      |
|               | APORT3XCH6            |            | PD14 |
|               | APORT3XCH8            |            | PA0  |
|               | APORT3XCH10           |            | PA2  |
|               | APORT3XCH12           |            | PA4  |
|               | APORT3XCH28           |            |      |
|               | APORT3XCH30           |            |      |

| Analog Module | Analog Module Channel | Shared Bus | Pin  |
|---------------|-----------------------|------------|------|
| ADC0          | APORT3YCH3            | BUSCY      |      |
|               | APORT3YCH5            |            | PD13 |
|               | APORT3YCH7            |            | PD15 |
|               | APORT3YCH9            |            | PA1  |
|               | APORT3YCH11           | _          | PA3  |
|               | APORT3YCH13           |            | PA5  |
|               | APORT3YCH27           |            | PB11 |
|               | APORT3YCH29           |            | PB13 |
|               | APORT3YCH31           |            |      |
| ADC0          | APORT4XCH3            | BUSDX      |      |
|               | APORT4XCH5            |            | PD13 |
|               | APORT4XCH7            |            | PD15 |
|               | APORT4XCH9            |            | PA1  |
|               | APORT4XCH11           |            | PA3  |
|               | APORT4XCH13           |            | PA5  |
|               | APORT4XCH27           |            | PB11 |
|               | APORT4XCH29           |            | PB13 |
|               | APORT4XCH31           |            |      |
| ADC0          | APORT4YCH2            | BUSDY      |      |
|               | APORT4YCH4            |            |      |
|               | APORT4YCH6            |            | PD14 |
|               | APORT4YCH8            |            | PA0  |
|               | APORT4YCH10           |            | PA2  |
|               | APORT4YCH12           |            | PA4  |
|               | APORT4YCH28           |            |      |
|               | APORT4YCH30           |            |      |
| IDAC0         | APORT1XCH2            | BUSCX      |      |
|               | APORT1XCH4            | _          |      |
|               | APORT1XCH6            | 1          | PD14 |
|               | APORT1XCH8            |            | PA0  |
|               | APORT1XCH10           |            | PA2  |
|               | APORT1XCH12           |            | PA4  |
|               | APORT1XCH28           |            |      |
|               | APORT1XCH30           |            |      |

| Analog Module | Analog Module Channel | Shared Bus | Pin  |
|---------------|-----------------------|------------|------|
| IDAC0         | APORT1YCH3            | BUSCY      |      |
|               | APORT1YCH5            |            | PD13 |
|               | APORT1YCH7            |            | PD15 |
|               | APORT1YCH9            |            | PA1  |
|               | APORT1YCH11           | -          | PA3  |
|               | APORT1YCH13           |            | PA5  |
|               | APORT1YCH27           |            | PB11 |
|               | APORT1YCH29           |            | PB13 |
|               | APORT1YCH31           |            |      |

# 8. Package Specifications

# 8.1 BGM121/BGM123 Dimensions





| Dimension | MIN       | NOM       | MAX       |
|-----------|-----------|-----------|-----------|
| A         | 1.20      | 1.30      | 1.40      |
| A1        | 0.26      | 0.30      | 0.34      |
| A2        | 0.95      | 1.00      | 1.05      |
| b         | 0.15      | 0.25      | 0.35      |
| D         |           | 6.50 BSC  |           |
| D2        |           | 2.925 BSC |           |
| D3        |           | 4.80 BSC  |           |
| D4        |           | 0.625 BSC |           |
| D5        |           | 0.75 BSC  |           |
| e         |           | 0.40 BSC  |           |
| E         |           | 6.50 BSC  |           |
| E2        |           | 1.00 BSC  |           |
| E3        |           | 4.80 BSC  |           |
| E4        |           | 3.20 BSC  |           |
| E5        | 4880 0    | 0.95 BSC  | 44 000000 |
| L         | 0.30      | 0.40      | 0.50      |
| L1        | 0.15      | 0.20      | 0.25      |
| L2        | 0.675     | 0.725     | 0.775     |
| L3        | 0.50      | 0.60      | 0.70      |
| eD1       | 2.00 BSC  |           |           |
| eD2       | 1.00 BSC  |           |           |
| eD3       | 2.40 BSC  |           |           |
| eD4       | 1.525 BSC |           |           |
| eE1       | 0.80 BSC  |           |           |
| eE2       | 2.025 BSC |           |           |
| eE3       | 1.00 BSC  |           |           |
| eE4       | 0.85 BSC  |           |           |
| aaa       | 0.10      |           |           |
| bbb       | 0.10      |           |           |
| ccc       | 0.10      |           |           |
| ddd       | 0.10      |           |           |
| eee       | 0.10      |           |           |

Figure 8.1. BGM121/BGM123 Package Dimensions

# 8.2 BGM121/BGM123 Package Marking

The figure below shows the package markings printed on the module.



Table 8.1. Explanations

| Marking | Explanation               |
|---------|---------------------------|
| X       | Moudule variant           |
|         | 1 = BGM121, 8 dBm TX      |
|         | 3 = BGM123, 3 dBm TX      |
| Y       | Antenna variant           |
|         | A = Internal chip antenna |
|         | N = RF pin                |
| Т       | Trace code                |
| Υ       | Manufacturing year        |
| W       | Manufacturing work week   |

Figure 8.2. BGM121/BGM123 Package Marking

# 8.3 BGM121/BGM123 Land Pattern

The figure below shows the recommended land pattern.



| Symbol | MIN       | NOM (mm)  | MAX  |
|--------|-----------|-----------|------|
| b      | 0.15      | 0.25      | 0.35 |
| D2     |           | 2.925 BSC |      |
| D3     |           | 4.80 BSC  |      |
| D4     |           | 0.625 BSC |      |
| D5     |           | 0.75 BSC  |      |
| е      |           | 0.40 BSC  |      |
| E2     |           | 1.00 BSC  |      |
| E3     |           | 4.80 BSC  |      |
| E4     |           | 3.20 BSC  |      |
| E5     |           | 0.95 BSC  |      |
| L      | 0.30      | 0.40      | 0.50 |
| L3     | 0.50      | 0.60      | 0.70 |
| eD1    |           | 2.00 BSC  |      |
| eD2    |           | 1.00 BSC  |      |
| eD3    |           | 2.40 BSC  |      |
| eD4    | 1.525 BSC |           |      |
| eE1    | 0.80 BSC  |           |      |
| eE2    | 2.025 BSC |           |      |
| eE3    |           | 1.00 BSC  |      |
| eE4    |           | 0.85 BSC  | ·    |

Figure 8.3. BGM121/BGM123 Land Pattern

# 9. Tape and Reel Specifications

# 9.1 Tape and Reel Packaging

This section contains information regarding the tape and reel packaging for the BGM121/BGM123 Blue Gecko Module.

# 9.2 Reel and Tape Specifications

- Reel material: Polystyrene (PS)
- · Reel diameter: 13 inches (330 mm)
- · Number of modules per reel: 1000 pcs
- · Disk deformation, folding whitening and mold imperfections: Not allowed
- · Disk set: consists of two 13 inch (330 mm) rotary round disks and one central axis (100 mm)
- · Antistatic treatment: Required
- Surface resistivity:  $10^4 10^9 \Omega/\text{sq}$ .

Figure 9.1. Reel Dimensions - Side View



| Symbol | Dimensions [mm] |  |
|--------|-----------------|--|
| W0     | 32.5 ± 0.3      |  |

| Symbol | Dimensions [mm] |
|--------|-----------------|
| W1     | 37.1 ± 1.0      |

Figure 9.2. Cover tape information



| Symbol        | Dimensions [mm] |  |
|---------------|-----------------|--|
| Thickness (T) | 0.061           |  |
| Width (W)     | 25.5 + 0.2      |  |

Figure 9.3. Tape information MAX POCKET MIN PART Ao 7.40 6.40 Во 7.40 6.40 Κo 1.80 1.20 NOMINAL NOMINAL POCKET PART Αo Во 7.30 6.50 1.70 1.30 Ko 0 MIN POCKET MAX PART 7.20 Αo 6.60 Во 7.20 6.60 Κo 1.60 1.40 0.30

# 9.3 Orientation and Tape Feed

The user direction of feed, start and end of tape on reel and orientation of the Modules on the tape are shown in the figures below.



Figure 9.4. Module Orientation and Feed Direction

# 9.4 Tape and Reel Box Dimensions

Figure 9.5. Tape and Reel Box Dimensions



| Symbol         | Dimensions [mm] |
|----------------|-----------------|
| W <sub>2</sub> | 368             |
| W <sub>3</sub> | 338             |
| W <sub>4</sub> | 72              |

# 9.5 Moisture Sensitivity Level

Reels are delivered in packing which conforms to MSL3 (Moisture Sensitivity Level 3) requirements.

# 10. Soldering Recommendations

# 10.1 Soldering Recommendations

This section describes the soldering recommendations regarding BGM121/BGM123 Module.

BGM121/BGM123 is compatible with industrial standard reflow profile for Pb-free solders. The reflow profile used is dependent on the thermal mass of the entire populated PCB, heat transfer efficiency of the oven, and particular type of solder paste used.

- · Refer to technical documentations of particular solder paste for profile configurations.
- · Avoid usining more than two reflow cycles.
- Aperture size of the stencil should be 1:1 with the pad size.
- · A no-clean, type-3 solder paste is recommended.
- For further recommendation, please refer to the JEDEC/IPC J-STD-020, IPC-SM-782 and IPC 7351 guidelines.

# 11. Certifications

# 11.1 Bluetooth

The BGM121/BGM123 Bluetooth Declarion ID is: D033250.

# 11.2 CE

The BGM121/BGM123 module is in conformity with the essential requirements and other relevant requirements of the R&TTE Directive (1999/5/ EC).

Please note that every application using the BGM121/BGM123 will need to perform the radio EMC tests on the end product according to EN 301 489-17.

The conduced test results can be inherited from the modules test report to the test report of the end product using BGM121/BGM123. EN 300 328 radiated spurious emission test must be repeated with the end product assembly.

Test documentation and software for the EN 300 328 radiated spurious emissions testing can be requested from the Silicon Labs support.

A formal DoC is available via www.silabs.com

#### 11.3 FCC

This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions:

- · This device may not cause harmful interference, and
- This device must accept any interference received, including interference that may cause undesirable operation.

Any changes or modifications not expressly approved by Silicon Labs could void the user's authority to operate the equipment.

## **FCC RF Radiation Exposure Statement:**

This equipment complies with FCC radiation exposure limits set forth for an uncontrolled environment. End users must follow the specific operating instructions for satisfying RF exposure compliance. This transmitter meets both portable and mobile limits as demonstrated in the RF Exposure Analysis and SAR test report. This transmitter must not be co-located or operating in conjunction with any other antenna or transmitter except in accordance with FCC multi-transmitter product procedures.

# **OEM Responsibilities to comply with FCC Regulations:**

The transmitter module must not be co-located or operating in conjunction with any other antenna or transmitter except in accordance with FCC multi-transmitter product procedures.

Each new host will require reassessment of radiated spurious emissions and a permissive change to the certification.

For BGM121N the minimum separation distance to human body is 6 mm. If the separation distance from the antenna to human body is 6 mm or more, SAR testing is not needed. In case the separation distance to human body is less than 6 mm, then OEM integrator is responsible to test the SAR with the end product assembly.

OEM integrator is responsible for testing their end-product for any additional compliance requirements required with this module installed (for example, digital device emissions, PC peripheral requirements, etc.).

## **Important Note:**

In the event that this condition cannot be met (for certain configurations or co-location with another transmitter), then the FCC authorization is no longer considered valid and the FCC ID cannot be used on the final product. In these circumstances, the OEM integrator will be responsible for re-evaluating the end product (including the transmitter) and obtaining a separate FCC authorization.

# **End Product Labeling**

The BGM121/BGM123 Bluetooth module is labeled with its own FCC ID. If the FCC ID is not visible when the module is installed inside another device, then the outside of the device into which the module is installed must also display a label referring to the enclosed module. In that case, the final end product must be labeled in a visible area with the following:

"Contains Transmitter Module FCC ID: QOQBGM12LMA"

Or

"Contains FCC ID: QOQBGM12LMA"

The OEM integrator must not provide information to the end user regarding how to install or remove this RF module or change RF related parameters in the user manual of the end product.

#### 11.4 ISEDC

# IC (English)

This radio transmitter has been approved by Industry Canada to operate with its embedded antenna. Other antenna types are strictly prohibited for use with this device. This device complies with Industry Canada's license-exempt RSS standards. Operation is subject to the following two conditions:

- 1. This device may not cause interference; and
- 2. This device must accept any interference, including interference that may cause undesired operation of the device.

## **RF Exposure Statement**

Exception from routine SAR evaluation limits are given in RSS-102 Issue5. BGM121N meets the given requirements when the minimum separation distance to human body is less than equal to 15 mm. RF exposure or SAR evaluation is not required when the separation distance is 15 mm or more.

BGM121A and BGM123A modules has been tested for worst case RF exposure. As demonstrated in the SAR test report, BGM121A and BGM123A can be mounted in touch with human body without further SAR evaluation.

If the separation distance of BGM121N or BGM123N is less than 15 mm the OEM integrator is responsible for evaluating the SAR.

# **OEM Responsibilities to comply with IC Regulations**

The transmitter module must not be co-located or operating in conjunction with any other antenna or transmitter.

Radiated emission must be tested with each new host product and ISEDC must be notified with a Class 4 Permissive Change.

OEM integrator is responsible for testing their end-product for any additional compliance requirements required with this module installed (for example, digital device emissions, PC peripheral requirements, etc.).

# Important note

In the event that these conditions cannot be met (for certain configurations or co-location with another transmitter), then the IC authorization is no longer considered valid and the IC ID cannot be used on the final product. In these circumstances, the OEM integrator will be responsible for re-evaluating the end product (including the transmitter) and obtaining a separate IC authorization.

#### **End Product Labeling**

The BGM121/BGM123 module is not labeled with IC ID because of its small physical size. The final end product must be labeled in a visible area with the following:

#### "Contains Transmitter Module IC: 5123A-BGM12LMA"

or

## "Contains IC: 5123A-BGM12LMA"

The OEM integrator has to be aware not to provide information to the end user regarding how to install or remove this RF module or change RF related parameters in the user manual of the end product.

## IC (Français)

Cet émetteur radio (IC: 5123A-BGM12LMA) a reçu l'approbation d'Industrie Canada pour une exploitation avec l'antenne puce incorporée. Il est strictement interdit d'utiliser d'autres types d'antenne avec cet appareil.

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes:

- 1. L'appareil ne doit pas produire de brouillage; et
- 2. L'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible de provoquer un fonctionnement non désiré de l'appareil.

# Déclaration relative à l'exposition aux radiofréquences (RF)

Les limites applicables à l'exemption de l'évaluation courante du DAS sont énoncées dans le CNR 102, 5e édition. Le module Bluetooth BGM121/BGM123 répond aux exigences données quand la distance de séparation minimum par rapport au corps humain est de 15 mm. L'évaluation de l'exposition aux RF ou du DAS n'est pas requise quand la distance de séparation est de 15 mm ou plus. Si la distance de séparation est inférieure à 15 mm, il incombe à l'intégrateur FEO d'évaluer le DAS.

## Responsabilités du FEO ayant trait à la conformité avec les règlements IC

Le Module Bluetooth BGM121/BGM123 a été certifié pour une intégration dans des produits uniquement par les intégrateurs FEO dans les conditions suivantes:

- La ou les antennes doivent être installées de telle façon qu'une distance de séparation minimum de 15 mm soit maintenue entre le radiateur (antenne) et toute personne à tout moment.
- · Le module émetteur ne doit pas être installé au même endroit ou fonctionner conjointement avec toute autre antenne ou émetteur.

Dès lors que les deux conditions ci-dessus sont respectées, aucun test supplémentaire de l'émetteur n'est obligatoire. Cependant, il incombe toujours à l'intégrateur FEO de tester la conformité de son produit final vis-à-vis de toute exigence supplémentaire requise avec ce module installé (par exemple, émissions de dispositifs numériques, exigences relatives aux matériels périphériques PC, etc).

**Note:** S'il s'avère que ces conditions ne peuvent être respectées (pour certaines configurations ou la colocation avec un autre émetteur), alors l'autorisation IC n'est plus considérée comme valide et l'identifiant IC ne peut plus être employé sur le produit final. Dans ces circonstances, l'intégrateur FEO aura la responsabilité de réévaluer le produit final (y compris l'émetteur) et d'obtenir une autorisation IC distincte.

# Étiquetage du produit final

L'étiquette du Module BGM121/BGM123 porte son propre identifiant IC. Si l'identifiant IC n'est pas visible quand le module est installé à l'intérieur d'un autre appareil, alors l'extérieur de l'appareil dans lequel le module est installé doit aussi porter une étiquette faisant référence au module qu'il contient. Dans ce cas, une étiquette comportant les informations suivantes doit être apposée sur une partie visible du produit final.

"Contient le module émetteur IC: 5123A-BGM12LMA"

ou

"Contient IC: 5123A-BGM12LMA"

L'intégrateur FEO doit être conscient de ne pas fournir d'informations à l'utilisateur final permettant d'installer ou de retirer ce module RF ou de changer les paramètres liés aux RF dans le mode d'emploi du produit final.

## 11.5 Japan

The BGM121/BGM123 is certified in Japan with certification number 209-J00226.

#### Important

The module does is not labeled with Japan certification mark and ID because of the small physical size. Manufacturer who integrates a radio module in their host equipment must place the certification mark and certification number on the outside of the host equipment.



The certification mark and certification number must be placed close to the text in the Japanese language which is provided below.

当該機器には電波法に基づく、技術基準適合証明等を受けた特定無線設備を装着している。

## Translation:

"This equipment contains specified radio equipment that has been certified to the Technical Regulation Conformity Certification under the Radio Law."



# 11.6 Approved Antenna Types

BGM121N and BGM123N modules are approved with a standard 2.14 dBi dipole antenna. Any antenna of the same type, similar inband out of band characteristics and with the same or less gain can be used without reassessment. In case using antenna of a different type and/or higher gain reassessments and notification to the particular certification authority is required.

# 12. Revision History

## 12.1 Revision 1.0

- Chapter 4.1.8.1 RF Transmitter General Characteristics for the 2.4 GHz Band updated
- · ISEDC description added in French
- · BGM121/BGM123 Module Dimensions and Footprint chapter removed

## 12.2 Revision 0.85

· Package marking updated

## 12.3 Revision 0.84

· Package marking updated

## 12.4 Revision 0.83

· Minor updates

#### 12.5 Revision 0.82

- · Updated electrical characteristics
- · Updated package dimensions
- · Updated footprint

# 12.6 Revision 0.81

- · Layout guidelines updated
- · Reference schematics added
- Tape and Reel specifications added

## 12.7 Revision 0.80

- · Soldering recommendatoions added
- · EM4 shutoff maximum current updated
- · Radion patterns added
- Package marking added

# 12.8 Revision 0.79

· Electrical characterisitics updated

# 12.9 Revision 0.78

- Name of datasheet changed from "BGM12 Datasheet" to "BGM121/BGM123 Datasheet"
- · Port D9 / Pin 7 marked as "Reserved".
- Number of GPIO pins reduced from 32 to 29.
- · Number of pins connected to Analog Port reduced from 32 to 29.
- · Ordering info for full production part numbers included.

# 12.10 Revision 0.77

• Power, Ground, Debug, Host UART, SPI, I2C Connections figure updated.

# 12.11 Revision 0.76

- · GPIO pin data updated
- Module pinout corrected (V\_1V8 and V\_BATT exchanged)
- PB14 and PB15 marked DNC (Do Not Connect)

## 12.12 Revision 0.75

- · OPN table updated
- · Max TX power updated

## 12.13 Revision 0.74

· Land pattern added

# 12.14 Revision 0.73

- · Updated pin definitions
- · Updated pinout

# 12.15 Revision 0.72

- · Updated pin definitions
- · Updated package specifications
- · Added SPI reference schematic
- · Updated layout guidelines

# 12.16 Revision 0.71

· Updated electrical characteristics

# 12.17 Revision 0.70

· Initial draft

# **Table of Contents**

| 1. | Feature List                                                          |   | 1 |
|----|-----------------------------------------------------------------------|---|---|
| 2. | Ordering Information                                                  |   | 2 |
| 3. | System Overview                                                       |   | 3 |
|    | 3.1 Introduction                                                      |   | 3 |
|    | 3.2 Radio                                                             |   |   |
|    | 3.2.1 Antenna Interface                                               |   |   |
|    | 3.2.2 Wake on Radio                                                   |   |   |
|    | 3.2.4 Packet and State Trace                                          |   |   |
|    | 3.2.5 Random Number Generator                                         |   |   |
|    | 3.3 Power                                                             |   |   |
|    | 3.3.1 Energy Management Unit (EMU)                                    |   |   |
|    | 3.3.2 DC-DC Converter                                                 |   |   |
|    | 3.4 General Purpose Input/Output (GPIO)                               |   |   |
|    | 3.5 Clocking                                                          |   |   |
|    | 3.5.2 Internal Oscillators.                                           |   |   |
|    | 3.6 Counters/Timers and PWM                                           |   |   |
|    | 3.6.1 Timer/Counter (TIMER)                                           |   |   |
|    | 3.6.2 Real Time Counter and Calendar (RTCC)                           |   |   |
|    | 3.6.3 Low Energy Timer (LETIMER)                                      |   |   |
|    | 3.6.5 Pulse Counter (PCNT)                                            |   |   |
|    | 3.6.6 Watchdog Timer (WDOG)                                           |   |   |
|    | 3.7 Communications and Other Digital Peripherals                      |   |   |
|    | 3.7.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) |   |   |
|    | 3.7.2 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART) |   | _ |
|    | 3.7.3 Inter-Integrated Circuit Interface (I <sup>2</sup> C)           |   |   |
|    | 3.8 Security Features                                                 |   |   |
|    | 3.8.1 GPCRC (General Purpose Cyclic Redundancy Check)                 |   |   |
|    | 3.8.2 Crypto Accelerator (CRYPTO)                                     |   | 8 |
|    | 3.9 Analog                                                            |   |   |
|    | 3.9.1 Analog Port (APORT)                                             |   |   |
|    | 3.9.2 Analog Comparator (ACMP)                                        |   |   |
|    | 3.9.4 Digital to Analog Current Converter (IDAC)                      |   |   |
|    | 3.10 Reset Management Unit (RMU)                                      |   | 8 |
|    | 3.11 Core and Memory                                                  |   | 8 |
|    | 3.11.1 Processor Core                                                 |   |   |
|    | 3.11.2 Memory System Controller (MSC)                                 |   |   |
|    | O. 1 1.0 Entited Direct Methory 7,00000 Controller (EDMA)             | • | J |

|    | 3.12 Memory Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | .10                                                                              |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
|    | 3.13 Configuration Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | .11                                                                              |
| 4. | Electrical Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 12                                                                               |
| 4. | 4.1 Electrical Characteristics 4.1.1 Absolute Maximum Ratings 4.1.2 Operating Conditions 4.1.2.1 General Operating Conditions 4.1.3 DC-DC Converter 4.1.4 Current Consumption 4.1.4.1 Current Consumption 3.3 V (DC-DC in Bypass Mode) 4.1.4.2 Current Consumption 3.3 V using DC-DC Converter 4.1.4.3 Current Consumption 1.85 V (DC-DC in Bypass Mode) 4.1.4.4 Current Consumption Using Radio 4.1.5 Wake up times 4.1.6 Brown Out Detector 4.1.7 Frequency Synthesizer Characteristics 4.1.8 2.4 GHz RF Transceiver Characteristics | .12<br>.13<br>.13<br>.14<br>.16<br>.17<br>.19<br>.20<br>.21<br>.21               |
|    | 4.1.8.1 RF Transmitter General Characteristics for the 2.4 GHz Band                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                  |
|    | 4.1.8.3 RF Receiver Characteristics for Bluetooth Smart in the 2.4 GHz Band.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                  |
| 5  | 4.1.9 Oscillators 4.1.9.1 LFXO 4.1.9.2 HFXO 4.1.9.3 LFRCO 4.1.9.4 HFRCO and AUXHFRCO 4.1.9.5 ULFRCO 4.1.10 Flash Memory Characteristics 4.1.11 GPIO. 4.1.12 VMON 4.1.13 ADC 4.1.14 IDAC. 4.1.15 Analog Comparator (ACMP) 4.1.16 I2C 4.1.17 USART SPI                                                                                                                                                                                                                                                                                   | .24<br>.24<br>.24<br>.25<br>.25<br>.26<br>.27<br>.28<br>.29<br>.32<br>.34<br>.36 |
| 5. | Typical Connection Diagrams                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                  |
|    | 5.1 Power, Ground, Debug and Host UART                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                  |
|    | 5.2 SPI Peripheral Connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                  |
|    | 5.3 I <sup>2</sup> C Peripheral Connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                  |
| 6. | Layout Guidelines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                  |
|    | 6.1 Recommended Placement on the Application PCB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                  |
|    | 6.2 Effect of Plastic and Metal Materials                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                  |
|    | 6.3 Locating the Module Close to Human Body                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                  |
|    | 6.4 2D Radiation Pattern Plots                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | .47                                                                              |
| 7. | Pin Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 49                                                                               |

|     | 7.1 Pin Definitions                |      |  |  |  |   |  |   |  |  |  |  |     |
|-----|------------------------------------|------|--|--|--|---|--|---|--|--|--|--|-----|
|     | 7.2 Alternate Functionality Pinout |      |  |  |  |   |  |   |  |  |  |  | .62 |
|     | 7.3 Analog Port (APORT)            |      |  |  |  |   |  |   |  |  |  |  | .69 |
| 8.  | Package Specifications             | <br> |  |  |  |   |  |   |  |  |  |  | 77  |
|     | 8.1 BGM121/BGM123 Dimensions       |      |  |  |  |   |  |   |  |  |  |  |     |
|     | 8.2 BGM121/BGM123 Package Ma       |      |  |  |  |   |  |   |  |  |  |  |     |
|     | 8.3 BGM121/BGM123 Land Pattern     |      |  |  |  |   |  |   |  |  |  |  |     |
| 9.  | Tape and Reel Specifications .     | <br> |  |  |  |   |  |   |  |  |  |  | 80  |
|     | 9.1 Tape and Reel Packaging        |      |  |  |  |   |  |   |  |  |  |  |     |
|     | 9.2 Reel and Tape Specifications   |      |  |  |  |   |  |   |  |  |  |  |     |
|     | 9.3 Orientation and Tape Feed .    |      |  |  |  |   |  |   |  |  |  |  |     |
|     | 9.4 Tape and Reel Box Dimensions   |      |  |  |  |   |  |   |  |  |  |  |     |
|     | 9.5 Moisture Sensitivity Level     |      |  |  |  |   |  |   |  |  |  |  | .82 |
| 10  | . Soldering Recommendations .      | <br> |  |  |  |   |  |   |  |  |  |  | 83  |
|     | 10.1 Soldering Recommendations     |      |  |  |  |   |  |   |  |  |  |  |     |
| 11. | . Certifications                   |      |  |  |  |   |  |   |  |  |  |  |     |
| •   | 11.1 Bluetooth                     |      |  |  |  |   |  |   |  |  |  |  |     |
|     | 11.2 CE                            |      |  |  |  |   |  |   |  |  |  |  |     |
|     | 11.3 FCC                           |      |  |  |  |   |  |   |  |  |  |  |     |
|     | 11.4 ISEDC                         |      |  |  |  |   |  |   |  |  |  |  |     |
|     | 11.5 Japan                         |      |  |  |  |   |  |   |  |  |  |  |     |
|     | 11.6 Approved Antenna Types .      |      |  |  |  |   |  |   |  |  |  |  |     |
| 12  | . Revision History                 | <br> |  |  |  | _ |  |   |  |  |  |  | 89  |
|     | 12.1 Revision 1.0                  |      |  |  |  |   |  |   |  |  |  |  |     |
|     | 12.2 Revision 0.85                 |      |  |  |  |   |  |   |  |  |  |  |     |
|     | 12.3 Revision 0.84                 |      |  |  |  |   |  |   |  |  |  |  |     |
|     | 12.4 Revision 0.83                 |      |  |  |  |   |  |   |  |  |  |  | .89 |
|     | 12.5 Revision 0.82                 |      |  |  |  |   |  |   |  |  |  |  | .89 |
|     | 12.6 Revision 0.81                 |      |  |  |  |   |  |   |  |  |  |  | .89 |
|     | 12.7 Revision 0.80                 |      |  |  |  |   |  |   |  |  |  |  | .89 |
|     | 12.8 Revision 0.79                 |      |  |  |  |   |  | - |  |  |  |  | .89 |
|     | 12.9 Revision 0.78                 |      |  |  |  |   |  |   |  |  |  |  | .89 |
|     | 12.10 Revision 0.77                |      |  |  |  |   |  |   |  |  |  |  | .89 |
|     | 12.11 Revision 0.76                |      |  |  |  |   |  |   |  |  |  |  | .90 |
|     | 12.12 Revision 0.75                |      |  |  |  |   |  |   |  |  |  |  | .90 |
|     | 12.13 Revision 0.74                |      |  |  |  |   |  |   |  |  |  |  | .90 |

| Table of Content | s      |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 91  |
|------------------|--------|--|--|--|--|--|--|--|--|--|--|--|--|--|--|-----|
| 12.17 Revision   | n 0.70 |  |  |  |  |  |  |  |  |  |  |  |  |  |  | .90 |
| 12.16 Revision   | n 0.71 |  |  |  |  |  |  |  |  |  |  |  |  |  |  | .90 |
| 12.15 Revision   | n 0.72 |  |  |  |  |  |  |  |  |  |  |  |  |  |  | .90 |
| 12.14 Revision   | n 0.73 |  |  |  |  |  |  |  |  |  |  |  |  |  |  | .90 |
|                  |        |  |  |  |  |  |  |  |  |  |  |  |  |  |  |     |





loT Portfolio www.silabs.com/loT



**SW/HW**www.silabs.com/simplicity



Quality www.silabs.com/quality



Support and Community community.silabs.com

#### Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### **Trademark Information**

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZRadio®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA